Patents by Inventor Santosh K. Yachareni

Santosh K. Yachareni has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7057949
    Abstract: Methods and apparatus are disclosed for erasing a core memory cell using a negative gate voltage in a semiconductor memory device, wherein negative pump MOS regulation capacitors are pre-charged according to a pre-charge signal during a core cell erase operation. A negative voltage pump is then regulated using the pre-charged negative pump MOS regulation capacitors to provide the negative gate voltage. Apparatus is disclosed for pre-charging negative pump MOS regulation capacitors during a core cell erase operation in a memory device, which comprises a switch connected between a reference voltage and the negative pump MOS regulation capacitors, and a pre-charge control circuit providing a pre-charge signal to the switch to selectively connect the reference voltage to the negative pump MOS regulation capacitors for pre-charging thereof in an erase operation.
    Type: Grant
    Filed: January 16, 2002
    Date of Patent: June 6, 2006
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Feng Pan, Weng Fook Lee, Edward V. Bautista, Jr., Santosh K. Yachareni
  • Patent number: 6549477
    Abstract: A wait system for a memory device is operative to provide a wait signal to delay performance of each operation relative the memory cell. The wait signal initially delays performance of at least one initial operation relative the memory cell during a given user mode by a first duration. After the initial wait signal, a subsequent wait signal is provided to delay performance of subsequent operations relative the memory cell during the given user mode by a second duration, which is less than the first duration.
    Type: Grant
    Filed: August 19, 2002
    Date of Patent: April 15, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Edward V. Bautista, Jr., Weng Fook Lee, Santosh K. Yachareni
  • Patent number: 6535424
    Abstract: Flash memory array systems and methods are disclosed for producing a supply regulated boost voltage, wherein the application of a supply voltage to a supply voltage level detection circuit (e.g., analog to digital converter, digital thermometer) which is used to generating one or more supply voltage level detection signals from measurement of the supply voltage level applied to the voltage boost circuit, which may be used as a boosted wordline voltage for the read mode operations of programmed memory cells, and wherein the supply voltage level detection signals are applied to a boosted voltage compensation circuit to generate one or more boosted voltage compensation signals which are applied to a voltage boost circuit operable to generate a regulated boosted voltage for a flash memory array of programmed core cells.
    Type: Grant
    Filed: July 25, 2001
    Date of Patent: March 18, 2003
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Binh Q. Le, Masaru Yano, Santosh K. Yachareni
  • Patent number: 6532175
    Abstract: Methods and apparatus are disclosed for verifying soft programming of one or more memory cells in a memory device. The methods comprise providing a voltage source to the core cell gate, and verifying soft programming of the cell after overshoot in the regulated voltage source has settled. Also disclosed are memory devices having a logic circuit providing a regulated voltage source to the cell gate during a soft program verify operation, and a sensor to verify soft programming of the cell when a first voltage is applied to the gate from the regulated voltage source. The logic circuit provides a soft program verify signal to the sensor to verify soft programming after overshoot in the voltage source has settled.
    Type: Grant
    Filed: January 16, 2002
    Date of Patent: March 11, 2003
    Assignee: Advanced Micro Devices, In.
    Inventors: Santosh K. Yachareni, Edward V. Bautista, Jr., Weng Fook Lee
  • Patent number: 6525969
    Abstract: Methods and apparatus are disclosed for reading memory cells in a virtual ground memory core, wherein a memory cell is selected to be read and an adjacent memory cell is precharged so as to mitigate leakage current associated with the adjacent cell. Decoder circuitry and methods are disclosed for selecting the memory cell to be read and the adjacent cell to be precharged, which may be used in single bit and dual bit memory devices, and which provide drain-side or source-side current sensing in the read operation.
    Type: Grant
    Filed: August 10, 2001
    Date of Patent: February 25, 2003
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Kazuhiro Kurihara, Santosh K. Yachareni
  • Publication number: 20030021152
    Abstract: Flash memory array systems and methods are disclosed for producing a supply regulated boost voltage, wherein the application of a supply voltage to a supply voltage level detection circuit (e.g., analog to digital converter, digital thermometer) which is used to generating one or more supply voltage level detection signals from measurement of the supply voltage level applied to the voltage boost circuit, which may be used as a boosted wordline voltage for the read mode operations of programmed memory cells, and wherein the supply voltage level detection signals are applied to a boosted voltage compensation circuit to generate one or more boosted voltage compensation signals which are applied to a voltage boost circuit operable to generate a regulated boosted voltage for a flash memory array of programmed core cells.
    Type: Application
    Filed: July 25, 2001
    Publication date: January 30, 2003
    Inventors: Binh Q. Le, Masaru Yano, Santosh K. Yachareni
  • Publication number: 20030021155
    Abstract: A method and system are disclosed for memory cell soft program and soft program verify, to adjust, or correct the threshold voltage between a target minimum and maximum, which may be employed in association with a dual bit memory cell architecture. The method includes applying one reference voltage signal to the over erased core cell, and a different reference voltage signal to the reference cell, comparing the two currents produced by each, selectively verifying proper soft programming of one or more bits of the cell, determining that the dual bit memory cell is properly soft programmed. The method may also comprise selectively re-verifying proper soft programming of the cells after selectively soft programming at least one or more bits of the cell.
    Type: Application
    Filed: April 9, 2001
    Publication date: January 30, 2003
    Inventors: Santosh K. Yachareni, Darlene G. Hamilton, Binh Q. Le, Kazuhiro Kurihara
  • Patent number: 6510082
    Abstract: A system is disclosed for producing an indication of the logical state of a flash memory cell for virtual ground flash memory operations. The system comprises a bit line charge and hold circuit which is operable to apply a read sense voltage (e.g., about 1.2 volts) to a bit line associated with the drain terminal of a cell of the flash array adjacent to the cell which is sensed, wherein the applied drain terminal voltage is substantially the same as the cell sense voltage (e.g., about 1.2 volts) applied to the drain terminal bit line of the selected memory cell to be sensed.
    Type: Grant
    Filed: October 23, 2001
    Date of Patent: January 21, 2003
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Binh Q. Le, Pau-Ling Chen, Michael A. Van Buskirk, Santosh K. Yachareni, Michael S. C. Chung, Kazuhiro Kurihara, Shane Hollmer
  • Patent number: 6493266
    Abstract: A method and system are disclosed for memory cell soft program and soft program verify, to adjust, or correct the threshold voltage between a target minimum and maximum, which may be employed in association with a dual bit memory cell architecture. The method includes applying one reference voltage signal to the over erased core cell, and a different reference voltage signal to the reference cell, comparing the two currents produced by each, selectively verifying proper soft programming of one or more bits of the cell, determining that the dual bit memory cell is properly soft programmed. The method may also comprise selectively re-verifying proper soft programming of the cells after selectively soft programming at least one or more bits of the cell.
    Type: Grant
    Filed: April 9, 2001
    Date of Patent: December 10, 2002
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Santosh K. Yachareni, Darlene G. Hamilton, Binh Q. Le, Kazuhiro Kurihara
  • Patent number: 6459628
    Abstract: A wait system for a memory device is operative to provide a wait signal to delay performance of each operation relative the memory cell. The wait signal initially delays performance of at least one initial operation relative the memory cell during a given user mode by a first duration. After the initial wait signal, a subsequent wait signal is provided to delay performance of subsequent operations relative the memory cell during the given user mode by a second duration, which is less than the first duration.
    Type: Grant
    Filed: April 2, 2001
    Date of Patent: October 1, 2002
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Edward V. Bautista, Jr., Weng Fook Lee, Santosh K. Yachareni
  • Patent number: 6370061
    Abstract: The present invention relates to flash memory systems and methods to determine the threshold voltage of core cells. In one exemplary system, there is provided a method of characterizing the high end of the threshold voltage distribution of an array of programmed cells. In accordance with the invention, an exemplary system and method are presented to apply a varying characterization signal operably through a high breakdown voltage periphery donut transistor and wordline drive transistors, which are driven into saturation by a boosted gate voltage which is higher than the applied varying characterization signal, in a manner which provides for the accurate determination of the VT of the core cells, through the comparison of the conduction in a reference cell to that of the conduction in a core cell produced by a varying characterization signal applied to the core cell gate.
    Type: Grant
    Filed: June 19, 2001
    Date of Patent: April 9, 2002
    Assignees: Advanced Micro Devices, Inc., Fujitsu Limited
    Inventors: Santosh K. Yachareni, Kazuhiro Kurihara, Binh Q. Le, Michael S. C. Chung
  • Patent number: 6285594
    Abstract: The present invention discloses methods and systems of wordline voltage protection to supply voltage to a plurality of wordlines in a memory device only during a read mode and a write mode. In the preferred embodiment, at least one wordline voltage protection circuit controls at least one decoder circuit that is activated to transfer voltage from at least one wordline voltage supply circuit to at least one wordline. The wordline voltage protection circuit activates the decoder circuit to transfer voltage to the wordline when the voltage is within a predetermined range and the memory device is performing one of a plurality of functions that include the write mode. The wordline voltage protection circuit also activates the decoder circuit to transfer voltage to the wordline when the memory device is performing one of a plurality of functions that include the read mode.
    Type: Grant
    Filed: March 13, 2000
    Date of Patent: September 4, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Colin S. Bill, Edward V. Bautista, Jr., Santosh K. Yachareni
  • Patent number: 6212098
    Abstract: The present invention discloses systems and methods for providing voltages during programming to the control gates of write protect CAMS. Upon entering a write protect CAM programming mode, at least one voltage supply circuit is activated to supply the predetermined voltage for the control gates of the write protect CAMS. When the write protect CAMS are programmed, a gate control circuit transfers a programming voltage to the control gates of the write protect CAMS. Following programming and verification of the write protect CAMS, the gate control circuit holds the control gates of the write protect CAMS at a ground voltage level.
    Type: Grant
    Filed: June 22, 2000
    Date of Patent: April 3, 2001
    Assignee: Advanced Micro Devices, Inc.
    Inventors: Santosh K. Yachareni, Edward V. Bautista, Jr.