Patents by Inventor Sathish Radhakrishnan

Sathish Radhakrishnan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080101526
    Abstract: A system and method are used to allow high speed communication between a circuit and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Application
    Filed: January 4, 2008
    Publication date: May 1, 2008
    Applicant: Broadcom Corporation
    Inventors: Lionel D'LUNA, Mark Chambers, Thomas Hughes, Kwang Kim, Sathish Radhakrishnan
  • Publication number: 20060156907
    Abstract: A system and method use an aligning device to align clock signals of two logic devices before data transfer between them. In this example, the aligning device aligns a clock signal of a sequencer with a clock signal of a storage device before the sequencer transfers data to the storage device. The aligning device includes a phase detector that receives a first reference clock signal, which is used to control the storage device, and a delayed signal, which is used to control the sequencer, and generates a comparison clock signal. The comparison clock signal is filtered before being used to control a phase of a second reference clock signal, which is related to the first reference clock signal. The phase controlled second clock signal is an aligning clock signal that is feed back to a delay device to produce one or more subsequent delay device clock signals that are aligned to the storage device clock or first reference clock signal.
    Type: Application
    Filed: June 29, 2005
    Publication date: July 20, 2006
    Applicant: Broadcom Corporation
    Inventors: Lionel D'Luna, Thomas Hughes, Sathish Radhakrishnan
  • Publication number: 20060077752
    Abstract: A system and method are used to allow high speed communication between a chip and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Application
    Filed: November 28, 2005
    Publication date: April 13, 2006
    Applicant: Broadcom Corporation
    Inventors: Lionel D'Luna, Mark Chambers, Thomas Hughes, Kwang Kim, Sathish Radhakrishnan
  • Publication number: 20050073902
    Abstract: A system and method are used to allow high speed communication between a chip and an external device. The system and method include a PLL with multiple phased outputs configured to be controlled digitally, a deskew PLL configured to align a clock of controller circuitry to interface circuitry, and a phase interpolated voltage controlled delay line configured to phase shift incoming signals. Analog design techniques of phase interpolation accurately position clocks and strobe signals that are required for high speed interfaces. The high speed interface is for transmitting and receiving signals from the external device, for example, a DDR DRAM.
    Type: Application
    Filed: April 27, 2004
    Publication date: April 7, 2005
    Inventors: Lionel D'Luna, Mark Chambers, Thomas Hughes, Kwang Kim, Sathish Radhakrishnan
  • Publication number: 20050050510
    Abstract: Presented herein is a system and method for byte slice based DDR timing closure. In one embodiment, there is presented a method for synthesizing/laying out a dual data rate memory, said method comprising synthesizing/laying out a portion of the dual data rate memory; replicating the portion; and placing the synthesized/laid out portion and the replicated portions in proximity to a corresponding plurality of pads.
    Type: Application
    Filed: August 13, 2004
    Publication date: March 3, 2005
    Inventors: Lionel D'Luna, Tom Hughes, Sathish Radhakrishnan
  • Publication number: 20050010713
    Abstract: Methods of optimizing a plurality of numerically controlled delay lines (NCDLS) in a DDR memory controller are presented herein. In one embodiment, a method may comprise, for example, one or more of the following: acquiring a plurality of statistics, the plurality of statistics defining an operating region for the DDR memory controller; and calculating optimal values for the plurality of NCDLs, the optimal values calculated using the plurality of statistics.
    Type: Application
    Filed: November 18, 2003
    Publication date: January 13, 2005
    Inventors: Darren Neuman, Sathish Radhakrishnan, Jeffrey Fisher, Joshua Stults, Nitin Borle, Kaushik Bhattacharya
  • Publication number: 20050002460
    Abstract: Presented herein are systems and methods for efficiently storing macroblocks in DRAM. The macroblocks are stored contiguously allowing each macroblock to be written and overwritten in a single write transaction. Additionally, in one embodiment, as many as five macroblocks can be written or overwritten in a single write transaction.
    Type: Application
    Filed: November 18, 2003
    Publication date: January 6, 2005
    Inventors: Lakshman Ramakrishnan, Sathish Radhakrishnan, Brian Schoner, Darren Neuman