Patents by Inventor Scott W. Mitchell

Scott W. Mitchell has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9479464
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in to which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Grant
    Filed: April 14, 2009
    Date of Patent: October 25, 2016
    Assignee: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Patent number: 9348789
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Grant
    Filed: December 14, 2012
    Date of Patent: May 24, 2016
    Assignee: HEWLETT PACKARD ENTERPRISE DEVELOPMENT LP
    Inventors: Chi-Lie Wang, Baodong Hu, Scott W. Mitchell
  • Patent number: 8358655
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Grant
    Filed: April 9, 2010
    Date of Patent: January 22, 2013
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Patent number: 8332554
    Abstract: In one embodiment of a networking module, a first block receives a serial digital media signal, and provides a parallel digital media signal based on the serial digital media signal. A second block, operative with the first block, stores the parallel digital media signal in a corresponding slot in an outgoing frame, and sends the outgoing frame in response to receiving an incoming frame.
    Type: Grant
    Filed: June 29, 2011
    Date of Patent: December 11, 2012
    Assignee: Hewlett-Packard Development Company, L.P.
    Inventors: Baranitharan Subbiah, Sanjay Katabathuni, Shoby A. Cherian, Chi-Lie Wang, Maria Hu, Sudhakar Rao, Kap Soh, Scott W. Mitchell, Raymond Su, Lomberto P. Jimenez
  • Publication number: 20110320648
    Abstract: In one embodiment of a networking module, a first block receives a serial digital media signal, and provides a parallel digital media signal based on the serial digital media signal. A second block, operative with the first block, stores the parallel digital media signal in a corresponding slot in an outgoing frame, and sends the outgoing frame in response to receiving an incoming frame.
    Type: Application
    Filed: June 29, 2011
    Publication date: December 29, 2011
    Inventors: Baranitharan Subbiah, Sanjay Katabathuni, Shoby A. Cherian, Chi-Lie Wang, Maria Hu, Sudhakar Rao, Kap Soh, Scott W. Mitchell, Raymond Su, Lomberto P. Jimenez
  • Patent number: 7996588
    Abstract: In one embodiment of a networking module, a first block receives a serial digital media signal, and provides a parallel digital media signal based on the serial digital media signal. A second block, operative with the first block, stores the parallel digital media signal in a corresponding slot in an outgoing frame, and sends the outgoing frame in response to receiving an incoming frame.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: August 9, 2011
    Assignee: Hewlett-Packard Company
    Inventors: Baranitharan Subbiah, Sanjay Katabathuni, Shoby A. Cherian, Chi-Lie Wang, Maria Hu, Sudhakar Rao, Kap Soh, Scott W. Mitchell, Raymond Su, Lomberto P. Jimenez
  • Patent number: 7894480
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Grant
    Filed: August 27, 2002
    Date of Patent: February 22, 2011
    Assignee: Hewlett-Packard Company
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Publication number: 20100191865
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Application
    Filed: April 9, 2010
    Publication date: July 29, 2010
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Patent number: 7724740
    Abstract: A data processing system adapted for high-speed network communications, a method for managing a network interface and a network interface for such system, are provided, in which processing of packets received over the network is achieved by embedded logic at the network interface level. Incoming packets on the network interface are parsed and classified as they are stored in a buffer memory. Functional logic coupled to the buffer memory on the network interface is enabled to access any data field within a packet in a single cycle, using pointers and packet classification information produced by the parsing and classifying step. Results of operations on the data fields in the packets are available before the packets are transferred out of the buffer memory.
    Type: Grant
    Filed: August 27, 2002
    Date of Patent: May 25, 2010
    Assignee: 3Com Corporation
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Patent number: 7307998
    Abstract: A network interface comprises the first port on which incoming data is transmitted and received at the data transfer rate of the network, a buffer memory coupled to the first port, and a second port coupled with the buffer memory, and through which transfer of packets between the host system, and the buffer memory is executed. A driver in the host system allocates a plurality of sets of receive buffers, where each set of receive buffers is composed of receive buffers having different sizes. A receive buffer descriptor cache located at the interface level stores receive buffer descriptors corresponding to receive buffers in the plurality of sets. As incoming packets arrive at the interface, logic determines the size of the incoming packet and assigns the packet to a receive buffer descriptor in the receive buffer descriptor cache according to the determined size.
    Type: Grant
    Filed: August 27, 2002
    Date of Patent: December 11, 2007
    Assignee: 3Com Corporation
    Inventors: Chi-Lie Wang, BaoDong Hu, Scott W. Mitchell
  • Patent number: 6911834
    Abstract: Apparatus and methods for testing conductive bumps or target test points on integrated circuits. A multiplicity of probes are extended through a support substrate. At least one of the multiplicity of probe locations include a second electrically isolated probe such that the test point is in contact with two probes. One of the two probes provides a voltage to the test point and the second probe sensing the voltage so as to provide a Kelvin connection.
    Type: Grant
    Filed: January 25, 2002
    Date of Patent: June 28, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Scott W. Mitchell, Reynaldo M. Rincon, Jerry Broz, Gerard Laugier
  • Publication number: 20040068535
    Abstract: In one embodiment of a networking module, a first block receives a serial digital media signal, and provides a parallel digital media signal based on the serial digital media signal. A second block, operative with the first block, stores the parallel digital media signal in a corresponding slot in an outgoing frame, and sends the outgoing frame in response to receiving an incoming frame.
    Type: Application
    Filed: May 30, 2003
    Publication date: April 8, 2004
    Inventors: Baranitharan Subbiah, Sanjay Katabathuni, Shoby A. Cherian, Chi-Lie Wang, Maria Hu, Sudhakar Rao, Kap Soh, Scott W. Mitchell, Raymond Su, Lomberto P. Jimenez
  • Publication number: 20030141883
    Abstract: Apparatus and methods for testing conductive bumps or target test points on integrated circuits comprising a multiplicity of probes extending through a support substrate. At least one of the multiplicity of probe locations including a second electrically isolated probe such that the test point is in contact with two probes. One of the two probes providing a voltage to the test point and the second probe sensing the voltage so as to provide a Kelvin connection.
    Type: Application
    Filed: January 25, 2002
    Publication date: July 31, 2003
    Inventors: Scott W. Mitchell, Reynaldo M. Rincon, Jerry Broz, Gerard Laugler
  • Publication number: 20030107137
    Abstract: A microelectronic mechanical structure (MEMS) comprising a semiconductor chip having an integrated circuit including a plurality of micromechanical components, and a plurality of conductive routing lines integral with the chip; the routing lines having contact terminals of oxide-free metal; and the terminals having a layer of barrier metal on the oxide-free metal and an outermost layer of noble metal, whereby damage-free testing of the circuit is possible using test probe needles.
    Type: Application
    Filed: September 24, 2001
    Publication date: June 12, 2003
    Inventors: Roger J. Stierman, Seth Miller, Howard R. Test, Christo P. Bojkov, John P. Harris, Reynaldo M. Rincon, Scott W. Mitchell, Gonzalo Amador
  • Publication number: 20030094962
    Abstract: A probe card having multiple planes with continuous metal traces from a high density of small, robust probe contacts to peripheral vias which enable connection to a test head is fabricated using technology from the printed circuit card industry. The card includes a relatively small, centrally located recessed plane having a plurality of probe contacts precisely patterned to mate with chip contacts, an array of continuous conductive traces, the substrate is folded at specific crease locations, and formed upward to a second array of creases at which the substrate is bent to form a raised plane parallel to the first.
    Type: Application
    Filed: November 21, 2001
    Publication date: May 22, 2003
    Inventors: Reynaldo M. Rincon, Richard W. Arnold, Lester Wilson, Scott W. Mitchell
  • Patent number: 5671258
    Abstract: A receiver for NRZ data does not require a separate transmission media for the clock. Rather, a clock recovery circuit is included in the receiver capable of recovering the clock based on transitions detected in the NRZ data alone. The clock recovery circuit comprises an edge detection circuit which receives the data stream and generates edge detection signals indicating transitions in the data stream. Reference clock generation circuity generates a plurality of reference clock signals shifted in phase with respect to one another. Phase quantizing circuitry is responsive to the edge detection signals and the plurality of reference clock signals. The phase quantizing circuitry generates a quantization signal indicating one of the plurality of reference clock signals having a particular phase relationship to the edge detection signals.
    Type: Grant
    Filed: December 20, 1994
    Date of Patent: September 23, 1997
    Assignee: 3COM Corporation
    Inventors: Lawrence M. Burns, Scott W. Mitchell
  • Patent number: 4977382
    Abstract: A monolithic microwave integrated circuit (MMIC) phase shifter is implemented in push-pull configuration with the quadrant selection and vector modulation functions combined. These functions are provided by four sets of adjustable gate-width dual-gate FETs and a pair of lumped element filter networks with a relative differential phase shift of 90.degree..
    Type: Grant
    Filed: August 23, 1988
    Date of Patent: December 11, 1990
    Assignee: Pacific Monolithics
    Inventors: Allen F. Podell, Scott W. Mitchell, Sanjay B. Moghe, Fazal Ali
  • Patent number: D561565
    Type: Grant
    Filed: November 16, 2005
    Date of Patent: February 12, 2008
    Inventor: Scott W. Mitchell