Patents by Inventor Sean W. King

Sean W. King has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11964098
    Abstract: The present disclosure relates to aerosol delivery devices, methods of producing such devices, and elements of such devices. In some embodiments, the present disclosure provides devices configured for vaporization of an aerosol precursor composition that is contained in a reservoir and transported to a heating element by a liquid transport element. The liquid transport element may include a porous monolith.
    Type: Grant
    Filed: March 18, 2020
    Date of Patent: April 23, 2024
    Assignee: RAI Strategic Holdings, Inc.
    Inventors: Michael F. Davis, Percy D. Phillips, James W. Rogers, Frederic P. Ampolini, David A. Clemens, William K. Carpenter, Owen L. Joyce, Michael L. King, Sean M. Ahr
  • Publication number: 20160307796
    Abstract: Processes of forming an insulated wire into an interlayer dielectric layer (ILD) of a back-end metallization includes thermally treating a metallic barrier precursor under conditions to cause at least one alloying element in the barrier precursor to form a dielectric barrier between the wire and the ILD. The dielectric barrier is therefore a self-forming, self-aligned barrier. Thermal processing is done under conditions to cause the at least one alloying element to migrate from a zone of higher concentration thereof to a zone of lower concentration thereof to further form the dielectric barrier. Various apparatus are made by the process.
    Type: Application
    Filed: June 24, 2016
    Publication date: October 20, 2016
    Inventors: Hui Jae Yoo, Jeffery D. Bielefeld, Sean W. King, Sridhar Balakrishnan
  • Publication number: 20130260553
    Abstract: Processes of forming an insulated wire into an interlayer dielectric layer (ILD) of a back-end metallization includes thermally treating a metallic barrier precursor under conditions to cause at least one alloying element in the barrier precursor to form a dielectric barrier between the wire and the ILD. The dielectric barrier is therefore a self-forming, self-aligned barrier. Thermal processing is done under conditions to cause the at least one alloying element to migrate from a zone of higher concentration thereof to a zone of lower concentration thereof to further form the dielectric barrier. Various apparatus are made by the process.
    Type: Application
    Filed: May 13, 2013
    Publication date: October 3, 2013
    Inventors: Hui Jae Yoo, Jeffrey D. Bielefeld, Sean W. King, Sridhar Balakrishnan
  • Patent number: 8524597
    Abstract: Methods and associated structures of forming a microelectronic structure are described. Those methods may comprise forming a conductive material in an interconnect opening within an interlayer dielectric material that is disposed on a substrate, forming a low density dielectric material on a surface of the dielectric layer and on a surface of the conductive material, and forming a high density dielectric barrier layer on the low density dielectric layer.
    Type: Grant
    Filed: October 18, 2011
    Date of Patent: September 3, 2013
    Assignee: Intel Corporation
    Inventors: Sean W. King, Hui Jae Yoo
  • Patent number: 8461683
    Abstract: Processes of forming an insulated wire into an interlayer dielectric layer (ILD) of a back-end metallization includes thermally treating a metallic barrier precursor under conditions to cause at least one alloying element in the barrier precursor to form a dielectric barrier between the wire and the ILD. The dielectric barrier is therefore a self-forming, self-aligned barrier. Thermal processing is done under conditions to cause the at least one alloying element to migrate from a zone of higher concentration thereof to a zone of lower concentration thereof to further form the dielectric barrier. Various apparatus are made by the process.
    Type: Grant
    Filed: April 1, 2011
    Date of Patent: June 11, 2013
    Assignee: Intel Corporation
    Inventors: Hui Jae Yoo, Jeffery D. Bielefeld, Sean W. King, Sridhar Balakrishnan
  • Publication number: 20120248608
    Abstract: Processes of forming an insulated wire into an interlayer dielectric layer (ILD) of a back-end metallization includes thermally treating a metallic barrier precursor under conditions to cause at least one alloying element in the barrier precursor to form a dielectric barrier between the wire and the ILD. The dielectric barrier is therefore a self-forming, self-aligned barrier. Thermal processing is done under conditions to cause the at least one alloying element to migrate from a zone of higher concentration thereof to a zone of lower concentration thereof to further form the dielectric barrier. Various apparatus are made by the process.
    Type: Application
    Filed: April 1, 2011
    Publication date: October 4, 2012
    Inventors: Hui Jae Yoo, Jeffery D. Bielefeld, Sean W. King, Sridhar Balakrishnan
  • Publication number: 20120122312
    Abstract: Methods and associated structures of forming a microelectronic structure are described. Those methods may comprise forming a conductive material in an interconnect opening within an interlayer dielectric material that is disposed on a substrate, forming a low density dielectric material on a surface of the dielectric layer and on a surface of the conductive material, and forming a high density dielectric barrier layer on the low density dielectric layer.
    Type: Application
    Filed: October 18, 2011
    Publication date: May 17, 2012
    Inventors: Sean W. King, Hui Jae Yoo
  • Patent number: 8039920
    Abstract: Methods and associated structures of forming a microelectronic structure are described. Those methods may comprise forming a conductive material in an interconnect opening within an interlayer dielectric material that is disposed on a substrate, forming a low density dielectric material on a surface of the dielectric layer and on a surface of the conductive material, and forming a high density dielectric barrier layer on the low density dielectric layer.
    Type: Grant
    Filed: November 17, 2010
    Date of Patent: October 18, 2011
    Assignee: Intel Corporation
    Inventors: Sean W. King, Hui Jae Yoo
  • Patent number: 7291552
    Abstract: A method including introducing a dielectric layer over a substrate between an interconnection line and the substrate, the dielectric layer comprising a plurality of alternating material layers; and patterning an interconnection to the substrate. An apparatus comprising a substrate comprising a plurality of devices formed thereon; and an interlayer dielectric layer comprising a base layer and a cap layer, the cap layer comprising a plurality of alternating material layers overlying the substrate.
    Type: Grant
    Filed: December 13, 2005
    Date of Patent: November 6, 2007
    Assignee: Intel Corporation
    Inventors: Sanjay S. Natarajan, Sean W. King, Khaled A. Elamrawi
  • Patent number: 7199473
    Abstract: Embodiments of the invention provide a device with a hard mask layer between first and second ILD layers. The hard mask layer may have a k value approximately equal to the first and/or second ILD layers.
    Type: Grant
    Filed: January 3, 2005
    Date of Patent: April 3, 2007
    Assignee: Intel Corporation
    Inventors: Sean W. King, Andrew W. Ott
  • Patent number: 7172960
    Abstract: A method including introducing a dielectric layer over a substrate between an interconnection line and the substrate, the dielectric layer comprising a plurality of alternating material layers; and patterning an interconnection to the substrate. An apparatus comprising a substrate comprising a plurality of devices formed thereon; and an interlayer dielectric layer comprising a base layer and a cap layer, the cap layer comprising a plurality of alternating material layers overlying the substrate.
    Type: Grant
    Filed: December 27, 2000
    Date of Patent: February 6, 2007
    Assignee: Intel Corporation
    Inventors: Sanjay S. Natarajan, Sean W. King, Khaled A. Elamrawi
  • Patent number: 6974772
    Abstract: Embodiments of the invention provide a device with a hard mask layer between first and second ILD layers. The hard mask layer may have a k value approximately equal to the first and/or second ILD layers.
    Type: Grant
    Filed: August 19, 2004
    Date of Patent: December 13, 2005
    Assignee: Intel Corporation
    Inventors: Sean W. King, Andrew W. Ott
  • Patent number: 6761625
    Abstract: A method and system for reclaiming virgin test wafers by polishing a very thin layer from the wafer surface, applying a low down force between the wafer and the pad, with a dilute, low basic slurry. By polishing only a few hundred Angstroms of silicon from the wafer surface, a virgin test wafer may be repeatedly reclaimed and reused for periodic defect monitoring.
    Type: Grant
    Filed: May 20, 2003
    Date of Patent: July 13, 2004
    Assignee: Intel Corporation
    Inventors: Hossein Rojhantalab, Chi-Hwa Tsang, Sean W King
  • Publication number: 20020079558
    Abstract: A method including introducing a dielectric layer over a substrate between an interconnection line and the substrate, the dielectric layer comprising a plurality of alternating material layers; and patterning an interconnection to the substrate. An apparatus comprising a substrate comprising a plurality of devices formed thereon; and an interlayer dielectric layer comprising a base layer and a cap layer, the cap layer comprising a plurality of alternating material layers overlying the substrate.
    Type: Application
    Filed: December 27, 2000
    Publication date: June 27, 2002
    Inventors: Sanjay S. Natarajan, Sean W. King, Khaled A. Elamrawi