Patents by Inventor Sebastian T. Uribe

Sebastian T. Uribe has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20210407616
    Abstract: A method, apparatus and system. The method includes: storing, in a memory circuitry, information on memory commands and associated addresses, the memory commands including read and write commands corresponding to associated addresses within memory chips of a storage device; in response to a determination of a read failure corresponding to at least one of the memory commands: performing a read operation on the information from the memory circuitry; and causing the information to be sent to a host of a computer system that includes the storage device, the information adapted to be used to implement a memory debugging operation for the memory chips.
    Type: Application
    Filed: June 25, 2020
    Publication date: December 30, 2021
    Applicant: Intel Corporation
    Inventor: Sebastian T. Uribe
  • Patent number: 11200961
    Abstract: A method, apparatus and system. The method includes: storing, in a memory circuitry, information on memory commands and associated addresses, the memory commands including read and write commands corresponding to associated addresses within memory chips of a storage device; in response to a determination of a read failure corresponding to at least one of the memory commands: performing a read operation on the information from the memory circuitry; and causing the information to be sent to a host of a computer system that includes the storage device, the information adapted to be used to implement a memory debugging operation for the memory chips.
    Type: Grant
    Filed: June 25, 2020
    Date of Patent: December 14, 2021
    Assignee: Intel Corporation
    Inventor: Sebastian T. Uribe
  • Patent number: 9384801
    Abstract: Embodiments including systems, methods, and apparatuses associated with expanding a threshold voltage window of memory cells are described herein. Specifically, in some embodiments memory cells may be configured to store data by being set to a set state or a reset state. In some embodiments, a dummy-read process may be performed on memory cells in the set state prior to a read process. In some embodiments, a modified reset algorithm may be performed on memory cells in the reset state. Other embodiments may be described or claimed.
    Type: Grant
    Filed: August 15, 2014
    Date of Patent: July 5, 2016
    Assignee: INTEL CORPORATION
    Inventors: Abhinav Pandey, Hanmant P. Belgal, Prashant S. Damle, Arjun Kripanidhi, Sebastian T. Uribe, Dany-Sebastien Ly-Gagnon, Sanjay Rangan, Kiran Pangal
  • Publication number: 20160049209
    Abstract: Embodiments including systems, methods, and apparatuses associated with expanding a threshold voltage window of memory cells are described herein. Specifically, in some embodiments memory cells may be configured to store data by being set to a set state or a reset state. In some embodiments, a dummy-read process may be performed on memory cells in the set state prior to a read process. In some embodiments, a modified reset algorithm may be performed on memory cells in the reset state. Other embodiments may be described or claimed.
    Type: Application
    Filed: August 15, 2014
    Publication date: February 18, 2016
    Inventors: Abhinav PANDEY, Hanmant P. BELGAL, Prashant S. DAMLE, Arjun KRIPANIDHI, Sebastian T. URIBE, Dany-Sebastien LY-GAGNON, Sanjay RANGAN, Kiran PANGAL
  • Patent number: 6809962
    Abstract: Cells in a non-volatile memory are programmed in parallel using a variable program bandwidth. The variable program bandwidth is an automatic variation in the number of cells pulsed in parallel based upon a predefined electrical current provisioning capability. The variation in programming number may be based upon whether a program pulse represents an initial pulse or a re-pulse. Additionally, or alternatively, the variation in programming number may be based upon a cell level to be programmed by a pulse in a MLC device.
    Type: Grant
    Filed: December 16, 2003
    Date of Patent: October 26, 2004
    Assignee: Intel Corporation
    Inventors: Sebastian T. Uribe, Daniel R. Elmhurst
  • Publication number: 20040130946
    Abstract: Cells in a non-volatile memory are programmed in parallel using a variable program bandwidth. The variable program bandwidth is an automatic variation in the number of cells pulsed in parallel based upon a predefined electrical current provisioning capability. The variation in programming number may be based upon whether a program pulse represents an initial pulse or a re-pulse. Additionally, or alternatively, the variation in programming number may be based upon a cell level to be programmed by a pulse in a MLC device.
    Type: Application
    Filed: December 16, 2003
    Publication date: July 8, 2004
    Applicant: Intel Corporation, a Delaware corporation
    Inventors: Sebastian T. Uribe, Daniel R. Elmhurst
  • Patent number: 6747893
    Abstract: Cells in a non-volatile memory are programmed in parallel using a variable program bandwidth. The variable program bandwidth is an automatic variation in the number of cells pulsed in parallel based upon a predefined electrical current provisioning capability. The variation in programming number may be based upon whether a program pulse represents an initial pulse or a re-pulse. Additionally, or alternatively, the variation in programming number may be based upon a cell level to be programmed by a pulse in a MLC device.
    Type: Grant
    Filed: March 14, 2002
    Date of Patent: June 8, 2004
    Assignee: Intel Corporation
    Inventors: Sebastian T. Uribe, Daniel R. Elmhurst
  • Publication number: 20030174538
    Abstract: Cells in a non-volatile memory are programmed in parallel using a variable program bandwidth. The variable program bandwidth is an automatic variation in the number of cells pulsed in parallel based upon a predefined electrical current provisioning capability. The variation in programming number may be based upon whether a program pulse represents an initial pulse or a re-pulse. Additionally, or alternatively, the variation in programming number may be based upon a cell level to be programmed by a pulse in a MLC device.
    Type: Application
    Filed: March 14, 2002
    Publication date: September 18, 2003
    Inventors: Sebastian T. Uribe, Daniel R. Elmhurst