Patents by Inventor Sebastian Ulrich Engelmann
Sebastian Ulrich Engelmann has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12057322Abstract: A method of plasma processing that includes maintaining a plasma processing chamber between 10° C. to 200° C., flowing oxygen and nitrogen into the plasma processing chamber, where a ratio of a flow rate of the nitrogen to a flow rate of oxygen is between about 1:5 and about 1:1, and etching a ruthenium/osmium layer by sustaining a plasma in the plasma processing chamber.Type: GrantFiled: October 21, 2019Date of Patent: August 6, 2024Assignees: Tokyo Electron Limited, International Business Machines CorporationInventors: Nicholas Joy, Devi Koty, Qingyun Yang, Nathan P. Marchack, Sebastian Ulrich Engelmann
-
Patent number: 11270893Abstract: A method for etching a poly-granular metal-based film includes providing a flow of a background gas in a plasma etching chamber containing a semiconductor structure including the poly-granular metal-based film formed over a substrate with a mask patterned over the poly-granular metal-based film. The method also includes applying a source power to generate a background plasma from the background gas, and providing a flow of a modifying gas while maintaining the flow of the background gas to generate a modifying plasma that produces a surface modification region with a substantially uniform depth in the top surface of the poly-granular metal-based film exposed by the mask. The method further includes stopping the flow of the modifying gas while maintaining the flow of the background gas, and applying a biasing power to the substrate to remove the surface modification region.Type: GrantFiled: April 8, 2019Date of Patent: March 8, 2022Assignee: International Business Machines CorporationInventors: John M. Papalia, Hiroyuki Miyazoe, Nathan P. Marchack, Sebastian Ulrich Engelmann
-
Publication number: 20210118693Abstract: A method of plasma processing that includes maintaining a plasma processing chamber between 10° C. to 200° C., flowing oxygen and nitrogen into the plasma processing chamber, where a ratio of a flow rate of the nitrogen to a flow rate of oxygen is between about 1:5 and about 1:1, and etching a ruthenium/osmium layer by sustaining a plasma in the plasma processing chamber.Type: ApplicationFiled: October 21, 2019Publication date: April 22, 2021Inventors: Nicholas Joy, Devi Koty, Qingyun Yang, Nathan P. Marchack, Sebastian Ulrich Engelmann
-
Publication number: 20200321220Abstract: A method for etching a poly-granular metal-based film includes providing a flow of a background gas in a plasma etching chamber containing a semiconductor structure including the poly-granular metal-based film formed over a substrate with a mask patterned over the poly-granular metal-based film. The method also includes applying a source power to generate a background plasma from the background gas, and providing a flow of a modifying gas while maintaining the flow of the background gas to generate a modifying plasma that produces a surface modification region with a substantially uniform depth in the top surface of the poly-granular metal-based film exposed by the mask. The method further includes stopping the flow of the modifying gas while maintaining the flow of the background gas, and applying a biasing power to the substrate to remove the surface modification region.Type: ApplicationFiled: April 8, 2019Publication date: October 8, 2020Inventors: John M. Papalia, Hiroyuki Miyazoe, Nathan P. Marchack, Sebastian Ulrich Engelmann
-
Patent number: 8658050Abstract: Techniques for minimizing or eliminating pattern deformation during lithographic pattern transfer to inorganic substrates are provided. In one aspect, a method for pattern transfer into an inorganic substrate is provided. The method includes the following steps. The inorganic substrate is provided. An organic planarizing layer is spin-coated on the inorganic substrate. The organic planarizing layer is baked. A hardmask is deposited onto the organic planarizing layer. A photoresist layer is spin-coated onto the hardmask. The photoresist layer is patterned. The hardmask is etched through the patterned photoresist layer using reactive ion etching (RIE). The organic planarizing layer is etched through the etched hardmask using RIE. A high-temperature anneal is performed in the absence of oxygen. The inorganic substrate is etched through the etched organic planarizing layer using reactive ion etching.Type: GrantFiled: July 27, 2011Date of Patent: February 25, 2014Assignee: International Business Machines CorporationInventors: Sebastian Ulrich Engelmann, Martin Glodde, Michael A. Guillorn
-
Publication number: 20130026133Abstract: Techniques for minimizing or eliminating pattern deformation during lithographic pattern transfer to inorganic substrates are provided. In one aspect, a method for pattern transfer into an inorganic substrate is provided. The method includes the following steps. The inorganic substrate is provided. An organic planarizing layer is spin-coated on the inorganic substrate. The organic planarizing layer is baked. A hardmask is deposited onto the organic planarizing layer. A photoresist layer is spin-coated onto the hardmask. The photoresist layer is patterned. The hardmask is etched through the patterned photoresist layer using reactive ion etching (RIE). The organic planarizing layer is etched through the etched hardmask using RIE. A high-temperature anneal is performed in the absence of oxygen. The inorganic substrate is etched through the etched organic planarizing layer using reactive ion etching.Type: ApplicationFiled: July 27, 2011Publication date: January 31, 2013Applicant: International Business Machines CorporationInventors: Sebastian Ulrich Engelmann, Martin Glodde, Michael A. Guillorn
-
Publication number: 20120193680Abstract: A trench is formed by an anisotropic etch in a semiconductor material layer employing a masking layer, which can be gate spacers. In one embodiment, an adsorbed fluorine layer is provided at a cryogenic temperature only on vertical sidewalls of the semiconductor structure including the sidewalls of the trench. The adsorbed fluorine layer removes a controlled amount of the underlying semiconductor material once the temperature is raised above the cryogenic temperature. The trench can be filled with another semiconductor material to generate stress in the semiconductor material layer. In another embodiment, the semiconductor material is laterally etched by a plasma-based etch at a controlled rate while a horizontal portion of a contiguous oxide liner prevents etch of the semiconductor material from the bottom surface of the trench.Type: ApplicationFiled: April 9, 2012Publication date: August 2, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Sebastian Ulrich Engelmann, Nicholas C.M. Fuller, Eric Andrew Joseph, Isaac Lauer, Ryan M. Martin, James Vichiconti, Ying Zhang
-
Publication number: 20120193715Abstract: A trench is formed by an anisotropic etch in a semiconductor material layer employing a masking layer, which can be gate spacers. In one embodiment, an adsorbed fluorine layer is provided at a cryogenic temperature only on vertical sidewalls of the semiconductor structure including the sidewalls of the trench. The adsorbed fluorine layer removes a controlled amount of the underlying semiconductor material once the temperature is raised above the cryogenic temperature. The trench can be filled with another semiconductor material to generate stress in the semiconductor material layer. In another embodiment, the semiconductor material is laterally etched by a plasma-based etch at a controlled rate while a horizontal portion of a contiguous oxide liner prevents etch of the semiconductor material from the bottom surface of the trench.Type: ApplicationFiled: April 9, 2012Publication date: August 2, 2012Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Sebastian Ulrich Engelmann, Nicholas C.M. Fuller, Eric Andrew Joseph, Isaac Lauer, Ryan M. Martin, James Vichiconti, Ying Zhang
-
Patent number: 8232171Abstract: A trench is formed by an anisotropic etch in a semiconductor material layer employing a masking layer, which can be gate spacers. In one embodiment, an adsorbed fluorine layer is provided at a cryogenic temperature only on vertical sidewalls of the semiconductor structure including the sidewalls of the trench. The adsorbed fluorine layer removes a controlled amount of the underlying semiconductor material once the temperature is raised above the cryogenic temperature. The trench can be filled with another semiconductor material to generate stress in the semiconductor material layer. In another embodiment, the semiconductor material is laterally etched by a plasma-based etch at a controlled rate while a horizontal portion of a contiguous oxide liner prevents etch of the semiconductor material from the bottom surface of the trench.Type: GrantFiled: September 17, 2009Date of Patent: July 31, 2012Assignee: International Business Machines CorporationInventors: Sebastian Ulrich Engelmann, Nicholas C. M. Fuller, Eric Andrew Joseph, Isaac Lauer, Ryan M. Martin, James Vichiconti, Ying Zhang
-
Publication number: 20110062494Abstract: A trench is formed by an anisotropic etch in a semiconductor material layer employing a masking layer, which can be gate spacers. In one embodiment, an adsorbed fluorine layer is provided at a cryogenic temperature only on vertical sidewalls of the semiconductor structure including the sidewalls of the trench. The adsorbed fluorine layer removes a controlled amount of the underlying semiconductor material once the temperature is raised above the cryogenic temperature. The trench can be filled with another semiconductor material to generate stress in the semiconductor material layer. In another embodiment, the semiconductor material is laterally etched by a plasma-based etch at a controlled rate while a horizontal portion of a contiguous oxide liner prevents etch of the semiconductor material from the bottom surface of the trench.Type: ApplicationFiled: September 17, 2009Publication date: March 17, 2011Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Sebastian Ulrich Engelmann, Nicholas C.M. Fuller, Eric Andrew Joseph, Isaac Lauer, Ryan M. Martin, James Vichiconti, Ying Zhang