Patents by Inventor Sebastien Gaubert

Sebastien Gaubert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100244911
    Abstract: The invention concerns a supply circuitry system and method, including a supply circuitry arranged to control a power-up phase at the end of a sleep period of a circuit region of an integrated circuit, the supply circuitry comprising: first and second switches coupled between a supply rail and a supply node of the circuit region, the supply rail being coupled to receive a supply voltage (VDD) from a power supply unit; a comparator arranged to provide an output based on a comparison between a voltage at the supply node (VDD_INT) and a reference voltage (VREF); and control circuitry coupled to control terminals of the first and second switches and arranged to activate the first switch at the start of the power-up phase, and to activate the second switch once the output of the comparator indicates that the voltage at the supply node is greater than the reference voltage.
    Type: Application
    Filed: March 22, 2010
    Publication date: September 30, 2010
    Applicant: Dolphin Integration
    Inventors: Romuald Soileux, Sébastien Gaubert
  • Patent number: 7660143
    Abstract: The invention concerns a ROM comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, wherein said switch is connected via said first and second terminals between said first and second lines to encode a first data value, between said first and third lines to encode a second data value, between said second and third lines to encode a third data value, and both of said first and second terminals being connected to the same one of said first, second and third lines to encode a fourth data value.
    Type: Grant
    Filed: April 11, 2008
    Date of Patent: February 9, 2010
    Assignee: Dolphin Integration
    Inventors: Olivier Montfort, Sébastien Gaubert, Philippe Beliard
  • Publication number: 20080253162
    Abstract: The invention concerns a ROM comprising a set of memory points arranged in rows and columns, each memory point capable of storing two bits of data and comprising a single switch controllable to connect together first and second terminals of said switch, each of said first and second terminals being connected to one of first, second and third conductive lines, wherein said switch is connected via said first and second terminals between said first and second lines to encode a first data value, between said first and third lines to encode a second data value, between said second and third lines to encode a third data value, and both of said first and second terminals being connected to the same one of said first, second and third lines to encode a fourth data value.
    Type: Application
    Filed: April 11, 2008
    Publication date: October 16, 2008
    Applicant: DOLPHIN INTEGRATION
    Inventors: Olivier Montfort, Sebastien Gaubert, Philippe Beliard
  • Patent number: 6775179
    Abstract: A memory block comprising a network of memory cell rows and columns, each memory cell being connected to a word line and at least one bit line, in which at least two word lines are associated with each row, and at least two adjacent columns share at least one same bit line, two memory cells of the two adjacent columns belonging to a same row being connected to different word lines.
    Type: Grant
    Filed: August 30, 2002
    Date of Patent: August 10, 2004
    Assignee: Dolphin Integration
    Inventors: Hervé Covarel, Sébastien Gaubert
  • Publication number: 20030063501
    Abstract: A memory block comprising a network of memory cell rows and columns, each memory cell being connected to a word line and at least one bit line, in which at least two word lines are associated with each row, and at least two adjacent columns share at least one same bit line, two memory cells of the two adjacent columns belonging to a same row being connected to different word lines.
    Type: Application
    Filed: August 30, 2002
    Publication date: April 3, 2003
    Inventors: Herve Covarel, Sebastien Gaubert