Patents by Inventor Seizi Fuzino

Seizi Fuzino has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5532176
    Abstract: A CMIS transistor suitable for device miniaturization, elimination of degradation of operational characteristics by hot carrier effect, and elimination of decrease of threshold voltage caused by short channel effect, includes a laterally spreading N-type diffusion region having an impurity concentration level higher than P-type and N-type wells but lower than source and drain regions, such that the N-type diffusion region extends laterally into a part located immediately below an edge of an insulating gate and has a depth smaller than a depth of the source and drain regions. The device is thereby capable of increasing the width of depletion layer at the bottom of the source and drain regions while maintaining effectiveness as a punch-thorough stopper. Thereby, the junction capacitance at the source and drain regions is reduced and the operational speed of the device improved in the P-channel transistor part in the device.
    Type: Grant
    Filed: July 26, 1994
    Date of Patent: July 2, 1996
    Assignee: Nippondenso Co., Ltd.
    Inventors: Mitsutaka Katada, Hidetoshi Muramoto, Seizi Fuzino, Tadashi Hattori, Katsunori Abe
  • Patent number: 5334870
    Abstract: A CMIS transistor suitable for device miniaturization, elimination of degradation of operational characteristics by hot carrier effect, and elimination of decrease of threshold voltage caused by short channel effect, includes a laterally spreading N-type diffusion region having an impurity concentration level higher than P-type and N-type wells but lower than source and drain regions, such that the N-type diffusion region extends laterally into a part located immediately below an edge of an insulating gate and has a depth smaller than a depth of the source and drain regions. The device is thereby capable of increasing the width of depletion layer at the bottom of the source and drain regions while maintaining effectiveness as a punch-through stopper. Thereby, the junction capacitance at the source and drain regions is reduced and the operational speed of the device improved in the P-channel transistor part in the device.
    Type: Grant
    Filed: April 16, 1993
    Date of Patent: August 2, 1994
    Assignee: Nippondenso Co. Ltd.
    Inventors: Mitsutaka Katada, Hidetoshi Muramoto, Seizi Fuzino, Tadashi Hattori, Katsunori Abe