Patents by Inventor Semyon Lebedev

Semyon Lebedev has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11133812
    Abstract: Systems and circuits for an asynchronous SAR ADC are described. The SAR ADC includes a two-stage comparator with a preamplifier first stage and a latch second stage. The preamplifier first stage is activated by an active pulse of a first clock signal and the latch second stage is activated by an active pulse of a second clock signal. The Done signal from a done detector is fed back as the active pulse of the first clock signal. The leading edge of the active pulse of the second clock signal is driven by the leading edge of the active pulse of the first clock signal via an RS latch. The Done signal is further fed back through the RS latch to drive a trailing edge of the active pulse of the second clock signal.
    Type: Grant
    Filed: October 26, 2020
    Date of Patent: September 28, 2021
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Semyon Lebedev, Babak Zamanlooy, Marc-Andre Lacroix
  • Patent number: 10009035
    Abstract: Methods, systems and devices for dynamically controlling resolution of an analog-to-digital converter (ADC). The ADC receives an analog input signal and outputs digital data. A statistical unit coupled to the ADC obtains samples of the output signal and transmits a control signal to the ADC to adjust the resolution of the ADC. The control signal is generated by the statistical unit based on a comparison of at least one performance indicator with a target performance level. The at least one performance indicator is calculated using the samples.
    Type: Grant
    Filed: April 24, 2017
    Date of Patent: June 26, 2018
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Marc-Andre LaCroix, Semyon Lebedev, Henry Wong, Davide Tonietto
  • Patent number: 9871529
    Abstract: Systems and circuits for feedback control of an asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) are described. An example system includes the asynchronous SAR ADC. A timing detector circuit is coupled to the asynchronous SAR ADC to receive one or more internal signals from the asynchronous SAR ADC. The timing detector circuit outputs a timing detector signal representing an internal timing of the SAR ADC. The timing detector signal is generated based on the one or more internal signals. A regulator circuit is coupled to the timing detector circuit to receive the timing detector signal. The regulator circuit is also coupled to the asynchronous SAR ADC to output a feedback signal to the asynchronous SAR ADC. The feedback signal is generated based on the timing detector signal to control the internal timing of the SAR ADC to match a target timing.
    Type: Grant
    Filed: February 6, 2017
    Date of Patent: January 16, 2018
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Euhan Chong, Semyon Lebedev, Marc-Andre LaCroix
  • Patent number: 8581760
    Abstract: A digital-to-analog converter is disclosed. The converter includes a gradient correction module that generates a correction term based on a model of gradient error. The correction term is then applied to the signal path in the digital domain or applied to the output of the digital-to-analog converter in the analog domain. The model used to generate the correction term is based on a vertical gradient error in the array of current source elements, which may be modelled and calibrated using a second-order polynomial. Further, a digital-to-analog converter having a Nyquist DAC and an oversampled DAC is disclosed. When the oversampled DAC is enabled, the resolution of the Nyquist DAC may be increased while slowing the conversion rate.
    Type: Grant
    Filed: October 3, 2011
    Date of Patent: November 12, 2013
    Assignee: BlackBerry Limited
    Inventors: Khurram Muhammad, Tajinder Manku, Semyon Lebedev
  • Publication number: 20130082853
    Abstract: A digital-to-analog converter is disclosed. The converter includes a gradient correction module that generates a correction term based on a model of gradient error. The correction term is then applied to the signal path in the digital domain or applied to the output of the digital-to-analog converter in the analog domain. The model used to generate the correction term is based on a vertical gradient error in the array of current source elements, which may be modelled and calibrated using a second-order polynomial. Further, a digital-to-analog converter having a Nyquist DAC and an oversampled DAC is disclosed. When the oversampled DAC is enabled, the resolution of the Nyquist DAC may be increased while slowing the conversion rate.
    Type: Application
    Filed: October 3, 2011
    Publication date: April 4, 2013
    Inventors: Khurram MUHAMMAD, Tajinder Manku, Semyon Lebedev
  • Patent number: 7129782
    Abstract: A fully differential amplifier having a start-up circuit is described. The fully differential amplifier may be a two-stage amplifier with a start-up circuit coupled between the stages. The start-up circuit may include a sense circuit coupled between a common mode input and internal nodes that are connect to output transistors of the fully differential amplifier. The sense circuit produces a reset signal that forces the fully differential amplifier into a mode of operation.
    Type: Grant
    Filed: March 30, 2004
    Date of Patent: October 31, 2006
    Assignee: Intel Corporation
    Inventors: Semyon Lebedev, Eshel Gordon
  • Publication number: 20050218985
    Abstract: A fully differential amplifier having a start-up circuit is described. The fully differential amplifier may be a two-stage amplifier with a start-up circuit coupled between the stages. The start-up circuit may include a sense circuit coupled between a common mode input and internal nodes that are connect to output transistors of the fully differential amplifier. The sense circuit produces a reset signal that forces the fully differential amplifier into a mode of operation.
    Type: Application
    Filed: March 30, 2004
    Publication date: October 6, 2005
    Inventors: Semyon Lebedev, Eshel Gordon
  • Patent number: 6741200
    Abstract: Briefly, a stage amplifier comprises a differential amplifier having stages and a switch to connect a first differential output of a stage with a second differential output of the stage at a beginning of a conversion cycle.
    Type: Grant
    Filed: August 14, 2002
    Date of Patent: May 25, 2004
    Assignee: Intel Corporation
    Inventor: Semyon Lebedev
  • Publication number: 20040032359
    Abstract: Briefly, a stage amplifier comprises a differential amplifier having stages and a switch to connect a first differential output of a stage with a second differential output of the stage at a beginning of a conversion cycle.
    Type: Application
    Filed: August 14, 2002
    Publication date: February 19, 2004
    Inventor: Semyon Lebedev