Patents by Inventor Sen-Shan Yang
Sen-Shan Yang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 6855648Abstract: A method for reducing stress migration in the copper interconnect line is set forth. In accordance with the method, two anneal steps take place: The first step is at low temperature and of relatively short duration (e.g., about 25-300° C., and about 10 seconds-10 hours). After the first anneal, the wafer is cooled to room temperature. The second step is performed after the cooling step; a higher anneal temperature and longer time duration is needed to enhance performance.Type: GrantFiled: June 20, 2003Date of Patent: February 15, 2005Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Chen-Ming Huang, Sen-Shan Yang
-
Publication number: 20040259376Abstract: A method for reducing stress migration in the copper interconnect line is set forth. In accordance with the method, two anneal steps take place: The first step is at low temperature and of relatively short duration (e.g., about 25-300° C., and about 10 seconds-10 hours). After the first anneal, the wafer is cooled to room temperature. The second step is performed after the cooling step; a higher anneal temperature and longer time duration is needed to enhance performance.Type: ApplicationFiled: June 20, 2003Publication date: December 23, 2004Inventors: Chen-Ming Huang, Sen-Shan Yang
-
Patent number: 6693365Abstract: Local electrochemical deplating of alignment mark regions of semiconductor wafers is disclosed. A tank holds an electrolytic solution. A primary cathode submersed within the solution is at least partially insulated therefrom. An electrochemically metal plated semiconductor wafer submersed within the solution acts as an anode, and has alignment mark regions. Extension cathodes submersed within the electrolytic solution are each at least partially insulated, except for a part of a first end and a second end thereof. The first end part is closely positioned over a corresponding alignment mark region, whereas the second end is situated on a corresponding exposed part of the primary cathode. A power source has its positive terminal operatively coupled to the primary cathode and its negative terminal operatively coupled to the wafer. Current from the power source electrochemically deplates the metal substantially from the alignment mark regions, substantially exposing the alignment marks within these regions.Type: GrantFiled: February 23, 2002Date of Patent: February 17, 2004Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Chen-Ming Huang, Sen-Shan Yang
-
Patent number: 6649077Abstract: A method and an apparatus for removing coating layers from the top of alignment marks on a wafer situated in a spin processor are described. The method may be carried out by first providing a spin process equipped with a rotatable wafer pedestal, then providing a wafer that has at least one alignment mark covered by a coating layer, mounting an edge ring on an outer periphery of the wafer pedestal, the edge ring has at least one tab section extending outwardly from an inner periphery of the edge ring, then positioning the wafer faced down and supported by an inert gas flow on the edge ring such that a narrow gap is formed between the tab section on the edge ring and the alignment marks and dispensing an etchant onto a backside of the wafer while rotating.Type: GrantFiled: December 21, 2001Date of Patent: November 18, 2003Assignee: Taiwan Semiconductor Manufacturing Co. LtdInventors: Pang-Yen Tsai, Tien-Chen Hu, Sen-Shan Yang, Wei-Cheng Ku
-
Publication number: 20030159935Abstract: Local electrochemical deplating of alignment mark regions of semiconductor wafers is disclosed. A tank holds an electrolytic solution. A primary cathode submersed within the solution is at least partially insulated therefrom. An electrochemically metal plated semiconductor wafer submersed within the solution acts as an anode, and has alignment mark regions. Extension cathodes submersed within the electrolytic solution are each at least partially insulated, except for a part of a first end and a second end thereof. The first end part is closely positioned over a corresponding alignment mark region, whereas the second end is situated on a corresponding exposed part of the primary cathode. A power source has its positive terminal operatively coupled to the primary cathode and its negative terminal operatively coupled to the wafer. Current from the power source electrochemically deplates the metal substantially from the alignment mark regions, substantially exposing the alignment marks within these regions.Type: ApplicationFiled: February 23, 2002Publication date: August 28, 2003Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Chen-Ming Huang, Sen-Shan Yang
-
Patent number: 6604853Abstract: An accelerated thermal stress cycle test which can be conducted in a significantly reduced test time compared to the conventional test is provided. The test is carried out in a cluster of reaction chambers that includes a CVD chamber and a cool-down chamber such that a pre-processed wafer can be heated from room temperature to at least 350° C. in an inert gas in about 2 min., and then cooled down to not higher than 70° C. in a cool-down chamber in less than 30 sec. The heating and cooling steps can be repeated between 3 and 7 times to reveal any defect formation caused by the thermal stress cycle test. Typical defects are metal film peeling from insulating dielectric material layer or void formation.Type: GrantFiled: October 11, 2001Date of Patent: August 12, 2003Assignee: Taiwan Semiconductor Manufacturing Co., LtdInventors: Ying-Chen Chao, Wi William Lee, Sen-Shan Yang, Keng-Hui Liao
-
Publication number: 20030116535Abstract: A method and an apparatus for removing coating layers from the top of alignment marks on a wafer situated in a spin processor are described. The method may be carried out by first providing a spin process equipped with a rotatable wafer pedestal, then providing a wafer that has at least one alignment mark covered by a coating layer, mounting an edge ring on an outer periphery of the wafer pedestal, the edge ring has at least one tab section extending outwardly from an inner periphery of the edge ring, then positioning the wafer faced down and supported by an inert gas flow on the edge ring such that a narrow gap is formed between the tab section on the edge ring and the alignment marks and dispensing an etchant onto a backside of the wafer while rotating.Type: ApplicationFiled: December 21, 2001Publication date: June 26, 2003Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Pang-Yen Tsai, Tien-Chen Hu, Sen-Shan Yang, Wei-Cheng Ku
-
Publication number: 20030072350Abstract: An accelerated thermal stress cycle test which can be conducted in a significantly reduced test time compared to the conventional test is provided. The test is carried out in a cluster of reaction chambers that includes a CVD chamber and a cool-down chamber such that a pre-processed wafer can be heated from room temperature to at least 350° C. in an inert gas in about 2 min., and then cooled down to not higher than 70° C. in a cool-down chamber in less than 30 sec. The heating and cooling steps can be repeated between 3 and 7 times to reveal any defect formation caused by the thermal stress cycle test. Typical defects are metal film peeling from insulating dielectric material layer or void formation.Type: ApplicationFiled: October 11, 2001Publication date: April 17, 2003Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Ying-Chen Chao, Wei William Lee, Sen-Shan Yang, Keng-Hui Liao
-
Patent number: 6017821Abstract: A method for forming plugs using chemical-mechanical polishing, which includes providing a conductive layer having an inter-layer dielectric formed thereon; then, forming a contact hole in the inter-layer dielectric exposing portions of the conductive layer. Thereafter, a diffusion barrier layer and a glue layer are sequentially formed over the inter-layer dielectric and the exposed conductive layer. Next, a first metallic layer is deposited over the glue layer, and then etched back to form a residual first metallic layer. Subsequently, a second metallic layer is deposited over the glue layer and the residual first metallic layer. Finally, chemical-mechanical polishing is used to remove the second metallic layer above the inter-layer dielectric to form a metal plug. By depositing plug metal in stages, exposed cavities are no longer formed after a CMP operation is performed, thus avoiding the problem of CMP slurry getting inside a metal plug.Type: GrantFiled: October 28, 1997Date of Patent: January 25, 2000Assignee: Winbond Electronics Corp.Inventors: Sen-Shan Yang, Jye-Yen Cheng