Patents by Inventor Seon-ho Jo

Seon-ho Jo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110303971
    Abstract: A method for manufacturing a three-dimensional semiconductor memory includes forming a plurality of stacked structures disposed on a substrate to be spaced apart from each other, each of the stacked structures including a plurality of dielectric patterns and a plurality of polysilicon patterns alternately stacked, forming a metal layer to cover sidewalls of the stacked structures and a top surface of the substrate exposed between the stacked structures, and forming stacked gate electrodes on the substrate and a conductive line in the substrate by performing a silicidation process between the metal layer and each of the polysilicon patterns and the substrate.
    Type: Application
    Filed: June 10, 2011
    Publication date: December 15, 2011
    Inventors: Changwon Lee, Kihyun Hwang, Hanmei Choi, Sun Woo Lee, Junkyu Yang, Sunggil Kim, Jeonggil Lee, Seon-Ho Jo
  • Patent number: 7994003
    Abstract: A method of fabricating a nonvolatile memory device includes forming a tunnel insulating layer on a semiconductor substrate, forming a charge storage layer on the tunnel insulating layer, forming a dielectric layer on the charge storage layer, the dielectric layer including a first aluminum oxide layer, a silicon oxide layer, and a second aluminum oxide layer sequentially stacked on the charge storage layer, and forming a gate electrode on the dielectric layer, the gate electrode directly contacting the second aluminum oxide layer of the dielectric layer.
    Type: Grant
    Filed: March 20, 2009
    Date of Patent: August 9, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Byong-Ju Kim, Sun-Jung Kim, Zong-Liang Huo, Jun-Kyu Yang, Seon-Ho Jo, Han-Mei Choi, Young-Sun Kim
  • Patent number: 7790591
    Abstract: Methods of manufacturing a semiconductor device are provided including forming a charge storage layer on a gate insulating layer that is on a semiconductor substrate. A blocking insulating layer is formed on the charge storage layer and an electrode layer is formed on the blocking insulating layer. The blocking insulating layer may be formed by forming a lower metal oxide layer at a first temperature and forming an upper metal oxide layer on the lower metal oxide layer at a second temperature, lower than the first temperature.
    Type: Grant
    Filed: November 13, 2008
    Date of Patent: September 7, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dong-chul Yoo, Myoung-bum Lee, Young-geun Park, Han-mei Choi, Se-hoon Oh, Byong-ju Kim, Kyong-won An, Seon-ho Jo
  • Publication number: 20100052041
    Abstract: Provided is a nonvolatile memory device. The nonvolatile memory device may include a tunnel insulating layer on a semiconductor substrate; a charge trap layer disposed on the tunnel insulating layer and having an electron affinity greater than a silicon nitride layer; a barrier insulating layer on the charge trap layer; a blocking insulating layer on the barrier insulating layer; and a gate electrode on the blocking insulating layer. An electron affinity of the barrier insulating layer is smaller than an electron affinity of the blocking insulating layer.
    Type: Application
    Filed: August 31, 2009
    Publication date: March 4, 2010
    Inventors: Junkyu Yang, Young-Geun Park, Chunhyung Chung, EunSok Choi, Seon-Ho Jo, Hanmei Choi, Young-Sun Kim
  • Publication number: 20090239367
    Abstract: A method of fabricating a nonvolatile memory device includes forming a tunnel insulating layer on a semiconductor substrate, forming a charge storage layer on the tunnel insulating layer, forming a dielectric layer on the charge storage layer, the dielectric layer including a first aluminum oxide layer, a silicon oxide layer, and a second aluminum oxide layer sequentially stacked on the charge storage layer, and forming a gate electrode on the dielectric layer, the gate electrode directly contacting the second aluminum oxide layer of the dielectric layer.
    Type: Application
    Filed: March 20, 2009
    Publication date: September 24, 2009
    Inventors: Byong-Ju Kim, Sun-Jung Kim, Zong-Liang Huo, Jun-Kyu Yang, Seon-Ho Jo, Han-Mei Choi, Young-Sun Kim
  • Publication number: 20090124070
    Abstract: Methods of manufacturing a semiconductor device are provided including forming a charge storage layer on a gate insulating layer that is on a semiconductor substrate. A blocking insulating layer is formed on the charge storage layer and an electrode layer is formed on the blocking insulating layer. The blocking insulating layer may be formed by forming a lower metal oxide layer at a first temperature and forming an upper metal oxide layer on the lower metal oxide layer at a second temperature, lower than the first temperature.
    Type: Application
    Filed: November 13, 2008
    Publication date: May 14, 2009
    Inventors: Dong Chul Yoo, Myoung-bum Lee, Young-geun Park, Han-mei Choi, Se-hoon Oh, Byong-ju Kim, Kyong-won An, Seon-ho Jo