Patents by Inventor Seong-Han OH

Seong-Han OH has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11955157
    Abstract: A PUF apparatus comprises: a PUF cell array in which a plurality of PUF cells are arranged each including a FeFET pair whose gates are commonly connected to a corresponding word line among a plurality of word lines, and whose drains and sources are connected to a corresponding bit line pair and a corresponding source line pair among a plurality of bit line pairs and a plurality of source line pairs running in a direction crossing the plurality of word lines; and a read-write-back block which is activated according to a read enable signal, and senses and amplifies a voltage difference occurring in a corresponding bit line pair among the plurality of bit line pairs according to the difference in driving strength due to a deviation in a manufacturing process of the FeFET pair in the PUF cell selected by a selected word line among the plurality of word lines.
    Type: Grant
    Filed: February 14, 2022
    Date of Patent: April 9, 2024
    Assignee: INDUSTRY-ACADEMIC CORPORATION FOUNDATION, YONSEI UNIVERSITY
    Inventors: Seong Ook Jung, Se Hee Lim, Tae Woo Oh, Se Keon Kim, Dong Han Ko
  • Patent number: 11955155
    Abstract: A nonvolatile memory device according to the embodiment includes: a first inverter; and a second inverter cross-coupled to the first inverter, wherein the second inverter includes a pull-up transistor, a pull-down transistor, and a ferroelectric field effect transistor having gate nodes connected to each other, and a restore transistor having one electrode connected to the ferroelectric field effect transistor, and the second inverter stores data in a nonvolatile manner.
    Type: Grant
    Filed: January 28, 2022
    Date of Patent: April 9, 2024
    Assignee: UIF (UNIVERSITY INDUSTRY FOUNDATION), YONSEI UNIVERSITY
    Inventors: Seong Ook Jung, Se Keon Kim, Tae Woo Oh, Se Hee Lim, Dong Han Ko
  • Publication number: 20240088432
    Abstract: An embodiment sulfur dioxide-based inorganic electrolyte is provided in which the sulfur dioxide-based inorganic electrolyte is represented by a chemical formula M·(A1·Cl(4-x)Fx)z·ySO2. In this formula, M is a first element selected from the group consisting of Li, Na, K, Ca, and Mg, A1 is a second element selected from the group consisting of Al, Fe, Ga, and Cu, x satisfies a first equation 0?x?4, y satisfies a second equation 0?y?6, and z satisfies a third equation 1?z?2.
    Type: Application
    Filed: April 12, 2023
    Publication date: March 14, 2024
    Inventors: Kyu Ju Kwak, Won Keun Kim, Eun Ji Kwon, Samuel Seo, Yeon Jong Oh, Kyoung Han Ryu, Dong Hyun Lee, Han Su Kim, Ji Whan Lee, Seong Hoon Choi, Seung Do Mun
  • Patent number: 11114535
    Abstract: A semiconductor device may include a substrate including a fin active region extending in a first direction, a gate structure crossing the fin active region and extending in a second direction crossing the first direction, source/drain regions on the fin active region at opposite sides of the gate structure, a first contact structure electrically connected to one of the source/drain regions, a pair of first contact block structures on opposite first sidewalls, respectively, of the first contact structure in the second direction.
    Type: Grant
    Filed: October 5, 2018
    Date of Patent: September 7, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hak-yoon Ahn, Sang-hyun Lee, Sung-woo Kang, Hong-sik Shin, Seong-han Oh, Young-mook Oh, In-keun Lee
  • Patent number: 10991620
    Abstract: A semiconductor device includes gates extending in a first direction on a substrate, each gate of the gates including a gate insulation layer, a gate electrode, and a first spacer, first contact plugs contacting the substrate between adjacent ones of the gates, the first contact plugs being spaced apart from sidewalls of corresponding ones of the gates, a second contact plug contacting an upper surface of a corresponding gate electrode, the second contact plug being between first contact plugs, and an insulation spacer in a gap between the second contact plug and an adjacent first contact plug, the insulation spacer contacting sidewalls of the second contact plug and the adjacent first contact plug, and upper surfaces of the second contact plug and the adjacent first contact plug being substantially coplanar with each other.
    Type: Grant
    Filed: February 22, 2019
    Date of Patent: April 27, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Hyun Lee, Sung-Woo Kang, Keun-Hee Bai, Hak-Yoon Ahn, Seong-Han Oh, Young-Mook Oh
  • Publication number: 20200027786
    Abstract: A semiconductor device includes gates extending in a first direction on a substrate, each gate of the gates including a gate insulation layer, a gate electrode, and a first spacer, first contact plugs contacting the substrate between adjacent ones of the gates, the first contact plugs being spaced apart from sidewalls of corresponding ones of the gates, a second contact plug contacting an upper surface of a corresponding gate electrode, the second contact plug being between first contact plugs, and an insulation spacer in a gap between the second contact plug and an adjacent first contact plug, the insulation spacer contacting sidewalls of the second contact plug and the adjacent first contact plug, and upper surfaces of the second contact plug and the adjacent first contact plug being substantially coplanar with each other.
    Type: Application
    Filed: February 22, 2019
    Publication date: January 23, 2020
    Inventors: Sang-Hyun LEE, Sung-Woo KANG, Keun-Hee BAI, Hak-Yoon AHN, Seong-Han OH, Young-Mook OH
  • Publication number: 20190305098
    Abstract: A semiconductor device may include a substrate including a fin active region extending in a first direction, a gate structure crossing the fin active region and extending in a second direction crossing the first direction, source/drain regions on the fin active region at opposite sides of the gate structure, a first contact structure electrically connected to one of the source/drain regions, a pair of first contact block structures on opposite first sidewalls, respectively, of the first contact structure in the second direction.
    Type: Application
    Filed: October 5, 2018
    Publication date: October 3, 2019
    Inventors: Hak-yoon Ahn, Sang-hyun Lee, Sung-woo Kang, Hong-sik Shin, Seong-han Oh, Young-mook Oh, In-keun Lee
  • Patent number: 10050114
    Abstract: A semiconductor device includes an active region in a shape of a fin extending in a first direction, the fin having source/drain regions spaced apart therein, gate structures crossing the fin between the source/drain regions, each including a gate electrode, a first contact structure in electrical contact with a first source/drain region, the first contact structure including a first lower contact and a first upper contact directly thereon, a second contact structure in electrical contact with a gate electrode of a gate structure, the second contact structure including a second lower contact and a second upper contact directly thereon, and a third contact structure in electrical contact with a gate electrode of a second gate structure and in electrical contact with a second source drain region, the third contact structure including a third lower contact and a third upper contact directly thereon.
    Type: Grant
    Filed: July 18, 2017
    Date of Patent: August 14, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Bok-Young Lee, Sung-Woo Kang, Sang-Hyun Lee, Hak-Yoon Ahn, Young-Mook Oh, In-Keun Lee, Seong-Han Oh, Young-Hun Choi
  • Publication number: 20180190780
    Abstract: A semiconductor device includes an active region in a shape of a fin extending in a first direction, the fin having source/drain regions spaced apart therein, gate structures crossing the fin between the source/drain regions, each including a gate electrode, a first contact structure in electrical contact with a first source/drain region, the first contact structure including a first lower contact and a first upper contact directly thereon, a second contact structure in electrical contact with a gate electrode of a gate structure, the second contact structure including a second lower contact and a second upper contact directly thereon, and a third contact structure in electrical contact with a gate electrode of a second gate structure and in electrical contact with a second source drain region, the third contact structure including a third lower contact and a third upper contact directly thereon.
    Type: Application
    Filed: July 18, 2017
    Publication date: July 5, 2018
    Inventors: Bok-Young LEE, Sung-Woo KANG, Sang-Hyun LEE, Hak-Yoon AHN, Young-Mook OH, In-Keun LEE, Seong-Han OH, Young-Hun CHOI