Patents by Inventor Seong Hoon BAE

Seong Hoon BAE has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240161380
    Abstract: A pixel ray crossing-based multi-viewpoint MPI geometry generation method, device, and recording medium of the present disclosure, the method may comprise obtaining a multi-viewpoint image by original cameras which shoot a different viewpoint, obtaining a multi-plane image (MPI) based on the multi-viewpoint image, obtaining, based on the MPI, an atlas image in a 2D form, and obtaining a bitstream by encoding the atlas image.
    Type: Application
    Filed: November 7, 2023
    Publication date: May 16, 2024
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Seong Jun BAE, Jung Won KANG, Soo Woong KIM, Ji Hoon DO, Gun BANG, Jin Ho LEE, Ha Hyun LEE
  • Publication number: 20240153198
    Abstract: The present invention relates to a method and apparatus for filling a blank area of MPI view plane based on a pixel ray path. A method for generating multi plane image (MPI) data according to an embodiment of the present disclosure may comprise: calculating a pixel value according to each view for each photographed object, based on a plurality of input images photographed from a plurality of views; generating a view plane at a specific point by recording the calculated pixel value on one MPI layer determined based on the spatial position of the corresponding photographed object among a plurality of MPI layers; and generating MPI data by additionally recording the pixel value for the view.
    Type: Application
    Filed: October 10, 2023
    Publication date: May 9, 2024
    Applicant: ELECTRONICS AND TELECOMMUNICATIONS RESEARCH INSTITUTE
    Inventors: Seong Jun BAE, Jung Won KANG, Soo Woong KIM, Ji Hoon DO, Gun BANG, Jin Ho LEE, Ha Hyun LEE
  • Publication number: 20240144578
    Abstract: Disclosed herein is a method for generating a texture map of a 3D mesh includes encoding a texture map of a 3D mesh, quantizing the encoded texture map, decoding the quantized texture map, performing rendering using the decoded texture map, and updating the texture map of the 3D mesh based on the value of a loss function.
    Type: Application
    Filed: February 24, 2023
    Publication date: May 2, 2024
    Applicant: Electronics and Telecommunications Research Institute
    Inventors: Soo-Woong KIM, Jung-Won KANG, Ji-Hoon DO, Gun BANG, Seong-Jun BAE, Jin-Ho LEE, Ha-Hyun LEE
  • Publication number: 20240120616
    Abstract: A secondary battery includes an electrode assembly having a positive electrode provided with a positive electrode tab, a separator, and a negative electrode provided with a negative electrode tab, the positive electrode, the separator, and the negative electrode being wound, the electrode assembly having a core part at a center thereof; a can configured to receive the electrode assembly therein, the negative electrode tab being connected to the can; a cap assembly coupled to an opening of the can, the positive electrode tab being connected to the cap assembly; and a reinforcing member provided on an end of the separator exposed beyond the positive electrode or the negative electrode to prevent heat of the positive electrode tab or the negative electrode tab from being transferred to the separator.
    Type: Application
    Filed: April 19, 2022
    Publication date: April 11, 2024
    Applicant: LG ENERGY SOLUTION, LTD.
    Inventors: Soon Kwan KWON, Su Taek JUNG, Seok Hoon JANG, Hyeok JEONG, Sang Ho BAE, Byeong Kyu LEE, Seong Won CHOI, Min Wook KIM, Yong Jun LEE
  • Publication number: 20240047319
    Abstract: A semiconductor package includes a first substrate, a semiconductor chip on the first substrate, a second substrate spaced apart from the first substrate, a wire spaced apart from a lateral surface of the semiconductor chip and connecting the first substrate to the second substrate, a mold structure on a top surface of the semiconductor chip, the lateral surface of the semiconductor chip, and a lateral surface of the wire, and an under-fill pattern on the lateral surface of the wire and is between the wire and the mold structure.
    Type: Application
    Filed: March 23, 2023
    Publication date: February 8, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jongho PARK, Gyuho Kang, Sung Keun Park, Seong-Hoon Bae, Jaemok Jung, Ju-ll Choi
  • Publication number: 20230282582
    Abstract: A semiconductor device includes a first semiconductor chip that includes a first conductive pad whose top surface is exposed; and a second semiconductor chip that includes a second conductive pad whose top surface is exposed and in contact with at least a portion of the top surface of the first conductive pad. The first semiconductor chip may include a first diffusion barrier in contact with a bottom surface of the first conductive pad, and a second diffusion barrier in contact with a lateral surface of the first conductive pad, and the first diffusion barrier and the second diffusion barrier may include different materials from each other.
    Type: Application
    Filed: May 11, 2023
    Publication date: September 7, 2023
    Inventors: Ju-Il CHOI, Gyuho KANG, Seong-Hoon BAE, Dongjoon OH, Chungsun LEE, Hyunsu HWANG
  • Patent number: 11742271
    Abstract: A semiconductor package includes; a redistribution substrate including a redistribution pattern, a semiconductor chip mounted on a top surface of the redistribution substrate, and a connection terminal between the semiconductor chip and the redistribution substrate. The redistribution substrate further includes; a pad structure including a pad interconnection and a pad via, disposed between the redistribution pattern and the connection terminal, wherein the pad structure is electrically connected to the redistribution pattern and a top surface of the pad structure contacts the connection terminal, a shaped insulating pattern disposed on a top surface of the redistribution pattern, and a pad seed pattern disposed on the redistribution pattern and covering the shaped insulating pattern.
    Type: Grant
    Filed: May 4, 2021
    Date of Patent: August 29, 2023
    Inventors: Gyuho Kang, Seong-Hoon Bae, Jin Ho An, Teahwa Jeong, Ju-Il Choi, Atsushi Fujisaki
  • Patent number: 11664312
    Abstract: A semiconductor device includes a first semiconductor chip that includes a first conductive pad whose top surface is exposed; and a second semiconductor chip that includes a second conductive pad whose top surface is exposed and in contact with at least a portion of the top surface of the first conductive pad. The first semiconductor chip may include a first diffusion barrier in contact with a bottom surface of the first conductive pad, and a second diffusion barrier in contact with a lateral surface of the first conductive pad, and the first diffusion barrier and the second diffusion barrier may include different materials from each other.
    Type: Grant
    Filed: January 13, 2021
    Date of Patent: May 30, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ju-Il Choi, Gyuho Kang, Seong-Hoon Bae, Dongjoon Oh, Chungsun Lee, Hyunsu Hwang
  • Publication number: 20230103196
    Abstract: A semiconductor device includes a first redistribution substrate, a semiconductor chip on a top surface of the first redistribution substrate, a conductive structure on the top surface of the first redistribution substrate and laterally spaced apart from the semiconductor chip, and a molding layer on the first redistribution substrate and covering a sidewall of the semiconductor chip and a sidewall of the conductive structure. The conductive structure includes a first conductive structure having a first sidewall, and a second conductive structure on a top surface of the first conductive structure and having a second sidewall. The first conductive structure has an undercut at a lower portion of the first sidewall. The second conductive structure has a protrusion at a lower portion of the second sidewall.
    Type: Application
    Filed: May 10, 2022
    Publication date: March 30, 2023
    Inventors: GYUHO KANG, JONGHO PARK, SEONG-HOON BAE, JEONGGI JIN, JU-IL CHOI, ATSUSHI FUJISAKI
  • Publication number: 20230026211
    Abstract: A semiconductor package includes a wiring structure that includes a first insulating layer and a first conductive pattern inside the first insulating layer, a first semiconductor chip disposed on the wiring structure, an interposer that includes a second insulating layer, a second conductive pattern inside the second insulating layer, and a recess that includes a first sidewall formed on a first surface of the interposer that faces the first semiconductor chip and a first bottom surface connected with the first sidewall, where the recess exposes at least a portion of the second insulating layer, a first element bonded to the interposer and that faces the first semiconductor chip inside the recess, and a mold layer that covers the first semiconductor chip and the first element.
    Type: Application
    Filed: July 25, 2022
    Publication date: January 26, 2023
    Inventors: Jong Ho Park, Gyu Ho Kang, Seong-Hoon Bae, Jeong Gi Jin, Ju-Il Choi, Atsushi Fujisaki
  • Publication number: 20220157702
    Abstract: A semiconductor package may include a redistribution substrate, a semiconductor chip mounted on a top surface of the redistribution substrate, and a conductive terminal provided on a bottom surface of the redistribution substrate. The redistribution substrate may include an under-bump pattern including a via portion in contact with the conductive terminal and a wire portion on the via portion and an insulating layer covering top and side surfaces of the under-bump pattern. A central portion of a bottom surface of the via portion may be provided at a level higher than an edge portion of the bottom surface of the via portion.
    Type: Application
    Filed: July 21, 2021
    Publication date: May 19, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: JU-IL CHOI, GYUHO KANG, SEONG-HOON BAE, JIN HO AN, JEONGGI JIN, ATSUSHI FUJISAKI
  • Publication number: 20220077043
    Abstract: A semiconductor package includes; a redistribution substrate including a redistribution pattern, a semiconductor chip mounted on a top surface of the redistribution substrate, and a connection terminal between the semiconductor chip and the redistribution substrate. The redistribution substrate further includes; a pad structure including a pad interconnection and a pad via, disposed between the redistribution pattern and the connection terminal, wherein the pad structure is electrically connected to the redistribution pattern and a top surface of the pad structure contacts the connection terminal, a shaped insulating pattern disposed on a top surface of the redistribution pattern, and a pad seed pattern disposed on the redistribution pattern and covering the shaped insulating pattern.
    Type: Application
    Filed: May 4, 2021
    Publication date: March 10, 2022
    Inventors: GYUHO KANG, SEONG-HOON BAE, JIN HO AN, TEAHWA JEONG, JU-IL CHOI, ATSUSHI FUJISAKI
  • Publication number: 20220020714
    Abstract: A semiconductor package device may include a redistribution substrate and a semiconductor chip on a top surface of the redistribution substrate. The redistribution substrate may include an under-bump pattern, which includes including a body portion and a protruding portion extended from the body portion to form a single object, an insulating layer covering a side surface of the body portion, and an outer coupling terminal on the protruding portion. The body portion may have a first diameter in a first direction parallel to the top surface of the redistribution substrate, and the protruding portion may have a second diameter in the first direction, which is smaller than the first diameter. A top surface of the protruding portion may be parallel to the first direction, and a side surface of the protruding portion may be inclined at an angle to a top surface of the body portion.
    Type: Application
    Filed: March 17, 2021
    Publication date: January 20, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Ju-Il CHOI, Gyuho KANG, Heewon KIM, Junyoung PARK, Seong-Hoon BAE, Jin Ho AN
  • Publication number: 20210384137
    Abstract: A semiconductor device includes a first semiconductor chip that includes a first conductive pad whose top surface is exposed; and a second semiconductor chip that includes a second conductive pad whose top surface is exposed and in contact with at least a portion of the top surface of the first conductive pad. The first semiconductor chip may include a first diffusion barrier in contact with a bottom surface of the first conductive pad, and a second diffusion barrier in contact with a lateral surface of the first conductive pad, and the first diffusion barrier and the second diffusion barrier may include different materials from each other.
    Type: Application
    Filed: January 13, 2021
    Publication date: December 9, 2021
    Inventors: Ju-IL CHOI, Gyuho KANG, Seong-Hoon BAE, Dongjoon OH, Chungsun LEE, Hyunsu HWANG
  • Publication number: 20130008938
    Abstract: Disclosed herein is a method for manufacturing a printed circuit board, the method including: preparing a base substrate having a connection pad; forming a surface treatment layer on the connection pad; refrigeration-treating the base substrate having the connection pad on which the surface treatment layer is formed; and printing a solder paste on the connection pad of the refrigeration-treated base substrate.
    Type: Application
    Filed: September 16, 2011
    Publication date: January 10, 2013
    Applicant: SAMSUNG ELECTRO-MECHANICS CO., LTD.
    Inventors: Je Kyoung KIM, Seong Hoon BAE, Young Kwan LEE, Su Jin LEE