Patents by Inventor Seong-Jin Jang

Seong-Jin Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240149993
    Abstract: An objective of the present disclosure is to provide an integrated condition monitoring system and method for an ice-going vessel, the system and method for acquiring voyage information and environment information when a vessel sails a polar ocean area. In order to achieve the objective, an integrated condition monitoring system for an ice-going vessel includes: imaging units installed at a bow, a stern, and left and right sides of the vessel, and imaging an ice environment; and a server monitoring an integrated condition of the vessel on the basis of images taken by the imaging units.
    Type: Application
    Filed: December 15, 2022
    Publication date: May 9, 2024
    Inventors: Seong-Yeob JEONG, Eun-Jin OH, Jung-Seok HA, Jin-Ho JANG
  • Publication number: 20240136187
    Abstract: One embodiment of the present invention provides a method of manufacturing an electronic device using a cyclic doping process including i) an operation of forming a unit transfer thin film including a two-dimensional material on a transfer substrate, ii) an operation of doping the unit transfer thin film in a low-damage doping process, iii) an operation of transferring the unit transfer thin film doped according to the operation ii) on a transfer target substrate, and iv) an operation of repeatedly performing the operations i) to iii) several times to reach a target thickness.
    Type: Application
    Filed: October 19, 2023
    Publication date: April 25, 2024
    Applicant: Research & Business Foundation SUNGKYUNKWAN UNIVERSITY
    Inventors: Geun Young YEOM, Ki Hyun KIM, Ji Eun KANG, Seong Jae YU, You Jin JI, Doo San KIM, Hyun Woo TAK, Yun Jong JANG, Hee Ju KIM, Ki Seok KIM
  • Patent number: 11378471
    Abstract: The invention relates to a method of fabricating a conductive fabric by vapor phase polymerization, a multi-pressure sensor for a fiber type, and a multi-pressure measuring method employing the multi-pressure sensor. The method of fabricating a conductive fabric by vapor phase polymerization provides a conductive fabric having a resistance value which changes depending on pressure applied by a user. The multi-pressure measuring method employing the multi-pressure sensor has high resistance to moisture and repeated loading, is manufactured with lower costs than existing pressure sensors, is capable of measuring both dynamic and static pressures using a principle of a piezo-resistive sensor, has a simple circuit configuration, and is strong against a high-frequency disturbance.
    Type: Grant
    Filed: November 26, 2019
    Date of Patent: July 5, 2022
    Assignee: Korea Institute of Industrial Technology
    Inventors: Seong Jin Jang, Jae Hoon Ko, Jee Young Lim, Seung Ju Lim
  • Publication number: 20210156752
    Abstract: The invention relates to a fabrication method of a conductive fabric, a multi-pressure sensor for a fiber type, and a measuring method of multi-pressure, and more specifically, to a fabrication method by vapor phase polymerization of a conductive fabric having a resistance value which changes depending on pressure, and a method of manufacturing and operating a multi-pressure sensor for a fiber type which is manufactured by using the fabricated conductive fabric, and thus which has high resistance to moisture and repeated loading, is manufactured with lower costs than an existing pressure sensor, is capable of measuring both dynamic and static pressures using a principle of a piezo-resistive sensor, has a simple circuit configuration, and is strong against a high-frequency disturbance.
    Type: Application
    Filed: November 26, 2019
    Publication date: May 27, 2021
    Applicant: Korea Institute of Industrial Technology
    Inventors: Seong Jin JANG, Jae Hoon KO, Jee Young LIM, Seung Ju LIM
  • Patent number: 10127102
    Abstract: A semiconductor memory device includes a memory cell array, a control logic circuit, an error correction circuit and a first path selection circuit. The memory cell array includes a plurality of bank arrays. The control logic circuit controls access to the memory cell array and generates a density mode signal based on a command. The first path selection circuit selectively provides write data to the error correction circuit.
    Type: Grant
    Filed: August 5, 2016
    Date of Patent: November 13, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ye-Sin Ryu, Hoi-Ju Chung, Sang-Uhn Cha, Young-Yong Byun, Seong-Jin Jang
  • Patent number: 10090066
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Grant
    Filed: September 6, 2017
    Date of Patent: October 2, 2018
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Uhn Cha, Hoi-Ju Chung, Jong-Pil Son, Kwang-Il Park, Seong-Jin Jang
  • Publication number: 20170365361
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Application
    Filed: September 6, 2017
    Publication date: December 21, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-Uhn CHA, Hoi-Ju CHUNG, Jong-Pil SON, Kwang-II PARK, Seong-Jin JANG
  • Patent number: 9805827
    Abstract: A semiconductor memory device includes a memory cell array and a test circuit. The test circuit reads data stream from the memory cell array, configured to, on comparing bits of each first unit in the data stream, compares corresponding bits in the first units as each second unit and outputs a fail information signal including pass/fail information on the data stream and additional information on the data stream, in a test mode of the semiconductor memory device.
    Type: Grant
    Filed: August 4, 2015
    Date of Patent: October 31, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong-Pil Son, Chul-Woo Park, Hoi-Ju Chung, Sang-Uhn Cha, Seong-Jin Jang
  • Patent number: 9786387
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: October 10, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Uhn Cha, Hoi-Ju Chung, Jong-Pil Son, Kwang-Il Park, Seong-Jin Jang
  • Patent number: 9727412
    Abstract: A memory device having an error notification function includes an error correction code (ECC) engine detecting and correcting an error bit by performing an ECC operation on data of the plurality of memory cells, and an error notifying circuit configured to output an error signal according to the ECC operation. The ECC engine outputs error information corresponding to the error bit corresponding to a particular address corrected by the ECC operation. The error notifying circuit may output the error signal when the particular address is not the same as any one of existing one or more failed addresses.
    Type: Grant
    Filed: June 3, 2015
    Date of Patent: August 8, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jong-Pil Son, Chul-Woo Park, Seong-Jin Jang, Hoi-Ju Chung, Sang-Uhn Cha
  • Patent number: 9711192
    Abstract: A memory device that operates in a low-power operation mode includes a memory cell array, a page size changing circuit, and an encoding and decoding changing circuit. The page size changing circuit changes the number of data items prefetched in the memory cell array according to a power mode during a read operation. The encoding and decoding changing circuit changes a level of data written in the memory cell array according to the power mode during a read operation.
    Type: Grant
    Filed: November 3, 2015
    Date of Patent: July 18, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Hye-Ran Kim, Tae-Young Oh, Seong-Jin Jang
  • Publication number: 20170083401
    Abstract: A semiconductor memory device includes a memory cell array, a control logic circuit, an error correction circuit and a first path selection circuit. The memory cell array includes a plurality of bank arrays. The control logic circuit controls access to the memory cell array and generates a density mode signal based on a command. The first path selection circuit selectively provides write data to the error correction circuit.
    Type: Application
    Filed: August 5, 2016
    Publication date: March 23, 2017
    Inventors: Ye-sin Ryu, Hoi-Ju CHUNG, Sang-Uhn CHA, Young-Yong BYUN, Seong-Jin JANG
  • Patent number: 9466393
    Abstract: A memory device capable of rescuing defective characteristics that occur after packaging includes a memory cell array including a plurality of memory cells and an antifuse circuit unit including at least one antifuse. The antifuse circuit unit stores a defective cell address of the memory cell array in the at least one antifuse and reads the defective cell address to an external source. The antifuse circuit unit stores a defective characteristic code in the at least one antifuse, wherein the defective characteristic code is related to at least one of a timing parameter spec., a refresh spec., an input/output (I/O) trigger voltage spec., and a data training spec. of the memory device, and outputs the defective characteristic code to an external source.
    Type: Grant
    Filed: January 15, 2016
    Date of Patent: October 11, 2016
    Inventors: Jeong-kyoum Kim, Seok-hun Hyun, Jung-hwan Choi, Seong-jin Jang
  • Patent number: 9384861
    Abstract: A data loading circuit comprises a non-volatile memory configured to store non-volatile data and output a serial data signal based on the stored non-volatile data in response to a power-up operation, a deserializer configured to receive the serial data signal and output multiple data bits at intervals of a unit period based on the received serial data signal, a load controller configured to generate multiple loading selection signals that are sequentially activated one-by-one at each interval of the unit period, and a loading memory unit configured to sequentially store the data bits at each interval of the unit period in response to the loading selection signals.
    Type: Grant
    Filed: February 16, 2015
    Date of Patent: July 5, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jong-Min Oh, Ho-Young Song, Seong-Jin Jang
  • Publication number: 20160155515
    Abstract: A semiconductor memory device includes a memory cell array and a test circuit. The test circuit reads data stream from the memory cell array, configured to, on comparing bits of each first unit in the data stream, compares corresponding bits in the first units as each second unit and outputs a fail information signal including pass/fail information on the data stream and additional information on the data stream, in a test mode of the semiconductor memory device.
    Type: Application
    Filed: August 4, 2015
    Publication date: June 2, 2016
    Inventors: Jong-Pil SON, Chul-Woo PARK, Hoi-Ju CHUNG, Sang-Uhn CHA, Seong-Jin JANG
  • Patent number: 9343175
    Abstract: A fuse data reading circuit is configured to read fuse data in multi-reading modes. The fuse data may be stored in a fuse array that includes a plurality of fuse cells configured to store fuse data. The fuse data reading circuit may include a sensing unit configured to sense the fuse data stored in the fuse cells of the fuse array, and a controller configured to control an operation of reading the fuse data stored in the fuse cells. The controller sets different sensing conditions for sensing the fuse data according to an operation period during the fuse data reading operation to read the fuse data. Methods include operations and use of the fuse data reading circuit.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: May 17, 2016
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Gil-Su Kim, Jong-Min Oh, Sung-Min Seo, Je-Min Ryu, Seong-Jin Jang
  • Publication number: 20160133335
    Abstract: A memory device capable of rescuing defective characteristics that occur after packaging includes a memory cell array including a plurality of memory cells and an antifuse circuit unit including at least one antifuse. The antifuse circuit unit stores a defective cell address of the memory cell array in the at least one antifuse and reads the defective cell address to an external source. The antifuse circuit unit stores a defective characteristic code in the at least one antifuse, wherein the defective characteristic code is related to at least one of a timing parameter spec., a refresh spec., an input/output (I/O) trigger voltage spec., and a data training spec. of the memory device, and outputs the defective characteristic code to an external source.
    Type: Application
    Filed: January 15, 2016
    Publication date: May 12, 2016
    Inventors: Jeong-kyoum Kim, Seok-hun Hyun, Jung-hwan Choi, Seong-jin Jang
  • Publication number: 20160125920
    Abstract: A memory device that operates in a low-power operation mode includes a memory cell array, a page size changing circuit, and an encoding and decoding changing circuit. The page size changing circuit changes the number of data items prefetched in the memory cell array according to a power mode during a read operation. The encoding and decoding changing circuit changes a level of data written in the memory cell array according to the power mode during a read operation.
    Type: Application
    Filed: November 3, 2015
    Publication date: May 5, 2016
    Inventors: HYE-RAN KIM, TAE-YOUNG OH, SEONG-JIN JANG
  • Patent number: 9312963
    Abstract: An optical transmission converter comprises a wavelength selector configured to output a reception wavelength selection signal and a transmission wavelength selection signal in response to a wavelength control signal, an opto-electrical converter configured to convert a selection optical signal into a reception electrical signal based on a reception optical signal from a host device and the reception wavelength selection signal, and an electro-optical converter configured to convert a transmission electrical signal into a transmission optical signal based on the transmission wavelength selection signal and the transmission electrical signal.
    Type: Grant
    Filed: November 25, 2014
    Date of Patent: April 12, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Jeong-Kyoum Kim, Seok-Hun Hyun, In-Dal Song, Seong-Jin Jang, Jung-Hwan Choi
  • Publication number: 20160062830
    Abstract: A semiconductor memory device includes a memory cell array in which a plurality of memory cells are arranged. The semiconductor memory device includes an error correcting code (ECC) circuit configured to generate parity data based on main data, write a codeword including the main data and the parity data in the memory cell array, read the codeword from a selected memory cell row to generate syndromes, and correct errors in the read codeword on a per symbol basis based on the syndromes. The main data includes first data of a first memory cell of the selected memory cell row and second data of a second memory cell of the selected memory cell row. The first data and the second data are assigned to one symbol of a plurality of symbols, and the first memory cell and the second memory cell are adjacent to each other in the memory cell array.
    Type: Application
    Filed: June 3, 2015
    Publication date: March 3, 2016
    Inventors: Sang-Uhn CHA, Hoi-Ju CHUNG, Jong-Pil SON, Kwang-Il PARK, Seong-Jin JANG