Patents by Inventor Sergei Vyacheslavovich Gronin

Sergei Vyacheslavovich Gronin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11737374
    Abstract: A method of fabricating a device, wherein the device comprises a plurality of lengths of material and at least one junction joining two or more of the lengths of material. In a masking phase, a mask is formed on an underlying layer of the device. The mask comprises a plurality of trenches exposing the underlying layer, each trench corresponding to one of the lengths of material. A respective section of two or more of the trenches either (a) narrow down, or (b) are separated by a discontinuity, at a position corresponding to the at least one junction. In a selective area growth phase, material is grown in the set of trenches to form the lengths of material on the underlying layer. The two or more lengths of material are joined at the at least one junction.
    Type: Grant
    Filed: April 7, 2021
    Date of Patent: August 22, 2023
    Assignee: Microsoft Technology Licensing, LLC
    Inventors: Raymond Leonard Kallaher, Sergei Vyacheslavovich Gronin, Geoffrey Charles Gardner
  • Publication number: 20210257537
    Abstract: A method of fabricating a device, wherein the device comprises a plurality of lengths of material and at least one junction joining two or more of the lengths of material. In a masking phase, a mask is formed on an underlying layer of the device. The mask comprises a plurality of trenches exposing the underlying layer, each trench corresponding to one of the lengths of material. A respective section of two or more of the trenches either (a) narrow down, or (b) are separated by a discontinuity, at a position corresponding to the at least one junction. In a selective area growth phase, material is grown in the set of trenches to form the lengths of material on the underlying layer. The two or more lengths of material are joined at the at least one junction.
    Type: Application
    Filed: April 7, 2021
    Publication date: August 19, 2021
    Applicant: Microsoft Technology Licensing, LLC
    Inventors: Raymond Leonard Kallaher, Sergei Vyacheslavovich Gronin, Geoffrey Charles Gardner
  • Patent number: 10629798
    Abstract: In-situ patterning of semiconductor structures is performed using one or more “shadow walls” in conjunction with an angled deposition beam. A shadow wall protrudes outwardly from the surface of a substrate to define an adjacent shadow region in which deposition is prevented due to the shadow wall inhibiting the passage of the angled deposition beam. Hence, deposition will not occur on a surface portion of a semiconductor structure within the shadow region. Shadow walls can thus be used to achieve selective patterning of semiconductor structures. The shadow walls themselves are formed of semiconductor. In one implementation, the semiconductor structure and the one or more shadow walls used to selectively pattern it may be formed using selective area growth (SAG).
    Type: Grant
    Filed: January 11, 2019
    Date of Patent: April 21, 2020
    Assignee: Microsoft Technology Licensing, LLC
    Inventors: Raymond Leonard Kallaher, Geoffrey Charles Gardner, Sergei Vyacheslavovich Gronin