Patents by Inventor Sergey RESHANOV

Sergey RESHANOV has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20220020850
    Abstract: A feeder design is manufactured as a structure in a SIC semiconductor material comprising at least two p-type grids in an n-type SiC material (3), comprising at least one epitaxially grown p-type region, wherein an Ohmic contact is applied on the at least one epitaxially grown p-type region, wherein an epitaxially grown n-type layer is applied on at least a part of the at least two p-type grids and the n-type SiC material (3) wherein the at least two p-type grids (4, 5) are applied in at least a first and a second regions at least close to the at least first and second corners respectively and that there is a region in the n-type SiC material (3) between the first and a second regions without any grids.
    Type: Application
    Filed: September 24, 2021
    Publication date: January 20, 2022
    Inventors: Hossein Elahipanah, Nicolas Thierry-Jebali, Adolf Schöner, Sergey Reshanov
  • Patent number: 11158706
    Abstract: A feeder design is manufactured as a structure in a SiC semiconductor material comprising at least two p-type grids in an n-type SiC material, comprising at least one epitaxially grown p-type region, wherein an Ohmic contact is applied on the at least one epitaxially grown p-type region, wherein an epitaxially grown n-type layer is applied on at least a part of the at least two p-type grids and the n-type SiC material wherein the at least two p-type grids are applied in at least a first and a second regions at least close to the at least first and second corners respectively and that there is a region in the n-type SiC material between the first and a second regions without any grids.
    Type: Grant
    Filed: September 14, 2018
    Date of Patent: October 26, 2021
    Assignee: II-VI Delaware, Inc
    Inventors: Hossein Elahipanah, Nicolas Thierry-Jebali, Adolf Schöner, Sergey Reshanov
  • Patent number: 11114557
    Abstract: There is disclosed the integration of a Schottky diode with a MOSFET, more in detail there is a free-wheeling Schottky diode and a power MOSFET on top of a buried grid material structure. Advantages of the specific design allow the whole surface area to be used for MOSFET and Schottky diode structures, the shared drift layer is not limited by Schottky diode or MOSFET design rules and therefore, one can decrease the thickness and increase the doping concentration of the drift layer closer to a punch through design compared to the state of the art. This results in higher conductivity and lower on-resistance of the device with no influence on the voltage blocking performance. The integrated device can operate at higher frequency. The risk for bipolar degradation is avoided.
    Type: Grant
    Filed: September 14, 2018
    Date of Patent: September 7, 2021
    Assignee: II-VI DELAWARE, INC.
    Inventors: Nicolas Thierry-Jebali, Hossein Elahipanah, Adolf Schöner, Sergey Reshanov
  • Publication number: 20210126121
    Abstract: There is disclosed the integration of a Schottky diode with a MOSFET, more in detail there is a free-wheeling Schottky diode and a power MOSFET on top of a buried grid material structure. Advantages of the specific design allow the whole surface area to be used for MOSFET and Schottky diode structures, the shared drift layer is not limited by Schottky diode or MOSFET design rules and therefore, one can decrease the thickness and increase the doping concentration of the drift layer closer to a punch through design compared to the state of the art. This results in higher conductivity and lower on-resistance of the device with no influence on the voltage blocking performance. The integrated device can operate at higher frequency. The risk for bipolar degradation is avoided.
    Type: Application
    Filed: September 14, 2018
    Publication date: April 29, 2021
    Inventors: Nicolas THIERRY-JEBALI, Hossein ELAHIPANAH, Adolf SCHÖNER, Sergey RESHANOV
  • Publication number: 20210126123
    Abstract: There is disclosed a method for manufacturing a MOSFET with lateral channel in SiC, said MOSFET comprising simultaneously formed n type regions (7) comprising an access region (7a) and a JFET region (7b) defining the length of the MOS channel (17), and wherein the access region (7a) and the JFET region (7b) are formed by ion implantation by using one masking step. The design is self-aligning so that the length of the MOS channel (17) is defined by simultaneous creating n-type regions on both sides of the channel (17) using one masking step. Any misalignment in the mask is moved to other less critical positions in the device. The risk of punch-through is decreased compared to the prior art. The current distribution becomes more homogenous. The short-circuit capability increases. There is lower Drain-Source specific on-resistance due to a reduced MOS channel resistance. There is a lower JFET resistance due to the possibility to increase the JFET region doping concentration.
    Type: Application
    Filed: June 28, 2019
    Publication date: April 29, 2021
    Inventors: Adolf SCHÖNER, Sergey RESHANOV, Nicolas THIERRY-JEBALI, Hossein ELAHIPANAH
  • Publication number: 20200266272
    Abstract: Amendments to the Abstract A feeder design is manufactured as a structure in a SiC semiconductor material comprising at least two p-type grids in an n-type SiC material, comprising at least one epitaxially grown p-type region, wherein an Ohmic contact is applied on the at least one epitaxially grown p-type region, wherein an epitaxially grown n-type layer is applied on at least a part of the at least two p-type grids and the n-type SiC material wherein the at least two p-type grids are applied in at least a first and a second regions at least close to the at least first and second corners respectively and that there is a region in the n-type SiC material between the first and a second regions without any grids.
    Type: Application
    Filed: September 14, 2018
    Publication date: August 20, 2020
    Inventors: Hossein ELAHIPANAH, Nicolas THIERRY-JEBALI, Adolf SCHÖNER, Sergey RESHANOV
  • Publication number: 20200243513
    Abstract: A modular concept for Silicon Carbide power devices is disclosed where a low voltage module (LVM) is designed separately from a high voltage module (HVM). The LVM having a repeating structure in at least a first direction, the repeating structure repeats with a regular distance in at least the first direction, the HVM comprising a buried grid with a repeating structure in at least a second direction, the repeating structure repeats with a regular distance in at least the second direction, along any possible defined direction. Advantages include faster easier design and manufacture at a lower cost.
    Type: Application
    Filed: September 14, 2018
    Publication date: July 30, 2020
    Inventors: Adolf SCHÖNER, Nicolas THIERRY-JEBALI, Christian VIEIDER, Sergey RESHANOV, Hossein ELAHIPANAH, Wlodzimierz KAPLAN
  • Publication number: 20200219985
    Abstract: A grid is manufactured with a combination of ion implant and epitaxy growth. The grid structure is made in a SiC semiconductor material with the steps of a) providing a substrate comprising a doped semiconductor SiC material, said substrate comprising a first layer (n1), b) by epitaxial growth adding at least one doped semiconductor SiC material to form separated second regions (p2) on the first layer (n1), if necessary with aid of removing parts of the added semiconductor material to form separated second regions (p2) on the first layer (n1), and c) by ion implantation at least once at a stage selected from the group consisting of directly after step a), and directly after step b); implanting ions in the first layer (n1) to form first regions (p1). It is possible to manufacture a grid with rounded corners as well as an upper part with a high doping level.
    Type: Application
    Filed: September 14, 2018
    Publication date: July 9, 2020
    Inventors: Adolf SCHÖNER, Sergey RESHANOV, Nicolas THIERRY-JEBALI, Hossein ELAHIPANAH
  • Publication number: 20150287818
    Abstract: A semiconductor structure comprising a substrate, a drift layer, at least a doping region, an epitaxial channel, a gate oxide layer, a gate metal and an isolation layer is provided. The drift layer is disposed on the substrate. The doping region comprises a p-well region, an n+ region and a p+ region, wherein the n+ region and a portion of p+ region are disposed in the p-well region which is adjacent to the n+ region. The epitaxial channel is disposed over the drift layer and covers at least a portion of the n+ region. The epitaxial channel is composed of at least two epitaxial layers whose conduction types or doping concentrations are not identical. The gate oxide layer is disposed on the epitaxial channel. The gate metal is disposed on the gate oxide layer. The isolation layer is disposed on the gate metal and the gate oxide layer.
    Type: Application
    Filed: September 30, 2014
    Publication date: October 8, 2015
    Applicants: ACREO SWEDISH ICT AB, INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Cheng-Tyng YEN, Mietek BAKOWSKI, Chien-Chung HUNG, Sergey RESHANOV, Adolf SCHONER, Chwan-Ying LEE