Patents by Inventor Seung-Hee Mun

Seung-Hee Mun has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100169725
    Abstract: a memory module test system for testing a plurality of memory modules includes a plurality buffers in one-to-one correspondence the plurality of memory modules, each of the buffers including a self-test engine for testing a corresponding memory module. The test system further includes an interface configured to receive a test program for testing the memory module, and a gate array configured to transmit the test program to the buffers using a Joint Test Action Group (JTAG) protocol and to read test results of the test program from the buffers using the JTAG protocol.
    Type: Application
    Filed: December 29, 2009
    Publication date: July 1, 2010
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Jung Kuk Lee, Seung Hee Mun, Seung Jin Seo, Woo-Jin Na
  • Patent number: 7319635
    Abstract: A memory module and related method are disclosed. The memory module comprises a clock generator configured to generate first and second internal clock signals in relation to an external clock signal, and a register configured to receive the first and second internal clock signals. The register stores an external control/address signal in response to the first internal clock signal and transmits an internal control/address signal derived from the external control/address in response to the second internal control/address signal.
    Type: Grant
    Filed: October 21, 2005
    Date of Patent: January 15, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Man Ahn, Seung-Jin Seo, Seung-Hee Mun, Jong-Cheol Seo, Jung-Kuk Lee, Soon-Deok Jang
  • Publication number: 20060280024
    Abstract: A memory module and related method are disclosed. The memory module comprises a clock generator configured to generate first and second internal clock signals in relation to an external clock signal, and a register configured to receive the first and second internal clock signals. The register stores an external control/address signal in response to the first internal clock signal and transmits an internal control/address signal derived from the external control/address in response to the second internal control/address signal.
    Type: Application
    Filed: October 21, 2005
    Publication date: December 14, 2006
    Inventors: Young-Man Ahn, Seung-Jin Seo, Seung-Hee Mun, Jong-Cheol Seo, Jung-Kuk Lee, Soon-Deok Jang