Patents by Inventor Seung-Wan Hong

Seung-Wan Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11961775
    Abstract: In one example, a semiconductor device can comprise a substrate, a device stack, first and second internal interconnects, and an encapsulant. The substrate can comprise a first and second substrate sides opposite each other, a substrate outer sidewall between the first substrate side and the second substrate side, and a substrate inner sidewall defining a cavity between the first substrate side and the second substrate side. The device stack can be in the cavity and can comprise a first electronic device, and a second electronic device stacked on the first electronic device. The first internal interconnect can be coupled to the substrate and the device stack. The encapsulant can cover the substrate inner sidewall and the device stack and can fill the cavity. Other examples and related methods are disclosed herein.
    Type: Grant
    Filed: November 8, 2022
    Date of Patent: April 16, 2024
    Assignee: Amkor Technology Singapore Holding Pte. Ltd.
    Inventors: Gyu Wan Han, Won Bae Bang, Ju Hyung Lee, Min Hwa Chang, Dong Joo Park, Jin Young Khim, Jae Yun Kim, Se Hwan Hong, Seung Jae Yu, Shaun Bowers, Gi Tae Lim, Byoung Woo Cho, Myung Jea Choi, Seul Bee Lee, Sang Goo Kang, Kyung Rok Park
  • Patent number: 11233064
    Abstract: The semiconductor device includes interlayer insulating layers, a gate pattern and a vertical memory structure. The interlayer insulating layers are stacked on the substrate to be spaced apart from each other. The gate pattern includes an overlapping portion disposed vertically between the interlayer insulating layers, and an extension portion extending from the overlapping portion in a horizontal direction parallel to an upper surface of the substrate. The vertical memory structure includes a channel semiconductor layer and a dielectric structure, the channel semiconductor layer extends in a direction perpendicular to the substrate upper surface to have side surfaces that face side surfaces of the interlayer insulating layers and a side surface of the extension portion.
    Type: Grant
    Filed: December 11, 2019
    Date of Patent: January 25, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Ki Hyun Kim, Seung Wan Hong
  • Publication number: 20200194458
    Abstract: The semiconductor device includes interlayer insulating layers, a gate pattern and a vertical memory structure. The interlayer insulating layers are stacked on the substrate to be spaced apart from each other. The gate pattern includes an overlapping portion disposed vertically between the interlayer insulating layers, and an extension portion extending from the overlapping portion in a horizontal direction parallel to an upper surface of the substrate. The vertical memory structure includes a channel semiconductor layer and a dielectric structure, the channel semiconductor layer extends in a direction perpendicular to the substrate upper surface to have side surfaces that face side surfaces of the interlayer insulating layers and a side surface of the extension portion.
    Type: Application
    Filed: December 11, 2019
    Publication date: June 18, 2020
    Inventors: Ki Hyun KIM, Seung Wan HONG
  • Publication number: 20120142177
    Abstract: A method of manufacturing a wiring structure and a semiconductor device, the method of manufacturing a wiring structure including forming a first insulating interlayer on a substrate; forming a contact plug in an opening in the first insulating interlayer; forming a second insulating interlayer on the contact plug and the first insulating interlayer; removing a portion of the second insulating interlayer to form an opening therethrough such that the opening exposes the contact plug; filling a portion of the opening to form a wiring such that the wiring is electrically connected to the contact plug; and forming a diffusion barrier layer pattern on the wiring such that the diffusion barrier layer pattern fills a remaining portion of the opening.
    Type: Application
    Filed: November 18, 2011
    Publication date: June 7, 2012
    Inventors: Jee-Yong Kim, Joon-Hee Lee, Jeong-Hyuk Choi, Jai-Hyuk Song, Seung-Wan Hong, Hwa-Eon Shin, Jong-Hyun Park, Woo-Jung Kim, Jae-Sung Ahn, Jung-Hwan Lee
  • Patent number: 8187967
    Abstract: A method of manufacturing a non-volatile memory device providing a semiconductor layer in which a cell region and a peripheral region are defined, sequentially forming a first insulating layer, a first conductive layer, a second insulating layer, and a second conductive layer on the cell region and the peripheral region, forming a trench for exposing a portion of the first conductive layer of the peripheral region, wherein the trench is formed by removing portions of the second conductive layer and the second insulating layer in the peripheral region, performing a trimming operation for removing portions of the second conductive layer and the second insulating layer of the cell region, forming a spacer on a side surface of the trench, and forming a silicide layer that is electrically connected to the first conductive layer, wherein the silicide layer is formed by performing a silicidation process on the spacer.
    Type: Grant
    Filed: July 20, 2009
    Date of Patent: May 29, 2012
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-jun Lee, Woon-kyung Lee, Seung-wan Hong
  • Publication number: 20100173485
    Abstract: A method of manufacturing a non-volatile memory device providing a semiconductor layer in which a cell region and a peripheral region are defined, sequentially forming a first insulating layer, a first conductive layer, a second insulating layer, and a second conductive layer on the cell region and the peripheral region, forming a trench for exposing a portion of the first conductive layer of the peripheral region, wherein the trench is formed by removing portions of the second conductive layer and the second insulating layer in the peripheral region, performing a trimming operation for removing portions of the second conductive layer and the second insulating layer of the cell region, forming a spacer on a side surface of the trench, and forming a silicide layer that is electrically connected to the first conductive layer, wherein the silicide layer is formed by performing a silicidation process on the spacer.
    Type: Application
    Filed: July 20, 2009
    Publication date: July 8, 2010
    Inventors: Seung-jun Lee, Woon-kyung Lee, Seung-wan Hong
  • Patent number: 7309634
    Abstract: A semiconductor substrate is patterned to form a depression and prominence. A floating gate is formed so as to cover at least both sidewalls of the prominence of the depression and prominence, and is then etched to form a trench for a device isolation self-aligned with the floating gate. Related structures are also described.
    Type: Grant
    Filed: December 16, 2005
    Date of Patent: December 18, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Seung-Wan Hong
  • Publication number: 20060141706
    Abstract: A semiconductor substrate is patterned to form a depression and prominence. A floating gate is formed so as to cover at least both sidewalls of the prominence of the depression and prominence, and is then etched to form a trench for a device isolation self-aligned with the floating gate. Related structures are also described.
    Type: Application
    Filed: December 16, 2005
    Publication date: June 29, 2006
    Inventor: Seung-Wan Hong