Patents by Inventor Seung Young Lee

Seung Young Lee has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20180173835
    Abstract: An integrated circuit includes: a lower layer including first and second lower patterns extending in a first direction; a first via arranged on the first lower pattern, and a second via arranged on the second lower pattern; a first upper pattern arranged on the first via; and a second upper pattern arranged on the second via, a first color is assigned to the first upper pattern, a second color is assigned to the second upper pattern, the first and second upper patterns are adjacent to each other in a second direction, and the first via is arranged in a first edge region of the first lower pattern, the first edge region being farther away from the second lower pattern than a second edge region of the first lower pattern, the second edge region being opposite to the first edge region.
    Type: Application
    Filed: August 29, 2017
    Publication date: June 21, 2018
    Inventors: JUNG-HO DO, Jong-Hoon Jung, Seung-Young Lee, Tae-Joong Song
  • Publication number: 20180175024
    Abstract: An integrated circuit having a vertical transistor includes first through fourth gate lines extending in a first direction and sequentially arranged in parallel with each other, a first top active region over the first through third gate lines and insulated from the second gate line, and a second top active region. The first top active region forms first and third transistors with the first and third gate lines respectively. The second top active region is over the second through fourth gate lines and insulated from the third gate line. The second top active region forms second and fourth transistors with the second and fourth gate lines respectively.
    Type: Application
    Filed: August 25, 2017
    Publication date: June 21, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Jung-ho DO, Sang-hoon Baek, Tae-joong Song, Jong-hoon Jung, Seung-young Lee
  • Publication number: 20180108646
    Abstract: In one embodiment, the standard cell includes first and second active regions defining an intermediate region between the first and second active regions; and first, second and third gate lines crossing the first and second active regions and crossing the intermediate region. The first gate line is divided into an upper first gate line and a lower first gate line by a first gap insulating layer in the intermediate region, the second gate line is undivided, and the third gate line is divided into an upper third gate line and a lower third gate line by a second gap insulating layer in the intermediate region.
    Type: Application
    Filed: August 11, 2017
    Publication date: April 19, 2018
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung-young LEE, Jong-hoon JUNG, Myoung-ho KANG, Jung-ho DO
  • Publication number: 20180096092
    Abstract: A method of designing an integrated circuit includes receiving input data defining the integrated circuit, receiving information from a standard cell library including a plurality of standard cells, receiving information from a modified cell library including at least one modified cell having a same function as a corresponding standard cell among the plurality of standard cells and having a higher routability than the corresponding standard cell and generating output data by performing placement and routing in response to the input data, the information from the standard cell library and the information from the modified cell library.
    Type: Application
    Filed: May 3, 2017
    Publication date: April 5, 2018
    Inventors: JIN-TAE KIM, Jung-Ho Do, Tae-Joong Song, Doo-Hee Cho, Seung-Young Lee
  • Publication number: 20180068020
    Abstract: Provided is an avatar service system and method that are provided through a network. The avatar service system may include a request receiving unit to receive a request for an avatar to perform an action, a data extracting unit to extract metadata and image data corresponding to the request from the database storing the metadata with respect to the action of the avatar and the image data for a plurality of layers forming the avatar, and an avatar action processing unit to generate and provide action data for applying, to the avatar, the action of the avatar corresponding to the request using the extracted metadata and the extracted image data.
    Type: Application
    Filed: November 8, 2017
    Publication date: March 8, 2018
    Applicant: LINE Corporation
    Inventors: Seung Young LEE, Changhoon SHIN, Suk Kyung EOM
  • Patent number: 9842164
    Abstract: Provided is an avatar service system and method that are provided through a network. The avatar service system may include a request receiving unit to receive a request for an avatar to perform an action, a data extracting unit to extract metadata and image data corresponding to the request from the database storing the metadata with respect to the action of the avatar and the image data for a plurality of layers forming the avatar, and an avatar action processing unit to generate and provide action data for applying, to the avatar, the action of the avatar corresponding to the request using the extracted metadata and the extracted image data.
    Type: Grant
    Filed: January 25, 2013
    Date of Patent: December 12, 2017
    Assignee: LINE CORPORATION
    Inventors: Seung Young Lee, Changhoon Shin, Suk Kyoung Eom
  • Patent number: 9837437
    Abstract: An integrated circuit (IC) may include at least one cell including a plurality of conductive lines that extend in a first direction and are in parallel to each other in a second direction that is perpendicular to the first direction, first contacts respectively disposed at two sides of at least one conductive line from among the plurality of conductive lines, and a second contact disposed on the at least one conductive line and the first contacts and forming a single node by being electrically connected to the at least one conductive line and the first contacts.
    Type: Grant
    Filed: June 2, 2017
    Date of Patent: December 5, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon Baek, Sang-kyu Oh, Jung-Ho Do, Sun-young Park, Seung-young Lee, Hyo-sig Won
  • Patent number: 9830415
    Abstract: A method of designing a semiconductor integrated circuit (IC) is provided as follows. A standard cell library is generated. The standard cell library includes characteristic information for a plurality of standard cells. The characteristic information includes a characteristic of each standard cell. A characteristic change region is detected. The characteristic change region includes at least one of the plurality of standard cells by comparing characteristics of standard cells to be placed adjacent to the characteristic change region, based on the standard cell library. A characteristic of the at least one standard cell included in the detected characteristic change region is changed to one of the characteristics of the standard cells to be placed adjacent to the characteristic change region to update the standard cell library. A plurality of standard cells of the updated standard cell library is placed.
    Type: Grant
    Filed: July 15, 2015
    Date of Patent: November 28, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-kyu Oh, Sang-hoon Baek, Seung-young Lee, Tae-joong Song
  • Publication number: 20170271367
    Abstract: An integrated circuit (IC) may include at least one cell including a plurality of conductive lines that extend in a first direction and are in parallel to each other in a second direction that is perpendicular to the first direction, first contacts respectively disposed at two sides of at least one conductive line from among the plurality of conductive lines, and a second contact disposed on the at least one conductive line and the first contacts and forming a single node by being electrically connected to the at least one conductive line and the first contacts.
    Type: Application
    Filed: June 2, 2017
    Publication date: September 21, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon BAEK, Sang-kyu OH, Jung-Ho DO, Sun-young PARK, Seung-young LEE, Hyo-sig WON
  • Patent number: 9716106
    Abstract: An integrated circuit (IC) may include at least one cell including a plurality of conductive lines that extend in a first direction and are in parallel to each other in a second direction that is perpendicular to the first direction, first contacts respectively disposed at two sides of at least one conductive line from among the plurality of conductive lines, and a second contact disposed on the at least one conductive line and the first contacts and forming a single node by being electrically connected to the at least one conductive line and the first contacts.
    Type: Grant
    Filed: August 9, 2016
    Date of Patent: July 25, 2017
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon Baek, Sang-kyu Oh, Jung-Ho Do, Sun-young Park, Seung-young Lee, Hyo-sig Won
  • Publication number: 20170133367
    Abstract: Systems on chips are provided. A system on chip (SoC) includes a first gate line, a second gate line and a third gate line extending in a first direction, a gate isolation region cutting the first gate line, the second gate line and the third gate line and extending in a second direction across the first direction, a first gate contact formed on the second gate line arranged between the first gate line and the third gate line, and electrically connecting the cut second gate line, a second gate contact formed on the first gate line, a third gate contact formed on the third gate line, a first metal line electrically connecting the second gate contact and the third gate contact, and a second metal line electrically connected to the first gate contact.
    Type: Application
    Filed: January 26, 2017
    Publication date: May 11, 2017
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Hoon BAEK, Sun-Young PARK, Sang-Kyu OH, Ha-Young KIM, Jung-Ho DO, Moo-Gyu BAE, Seung-Young LEE
  • Patent number: 9589955
    Abstract: Systems on chips are provided. A system on chip (SoC) includes a first gate line, a second gate line and a third gate line extending in a first direction, a gate isolation region cutting the first gate line, the second gate line and the third gate line and extending in a second direction across the first direction, a first gate contact formed on the second gate line arranged between the first gate line and the third gate line, and electrically connecting the cut second gate line, a second gate contact formed on the first gate line, a third gate contact formed on the third gate line, a first metal line electrically connecting the second gate contact and the third gate contact, and a second metal line electrically connected to the first gate contact.
    Type: Grant
    Filed: October 1, 2015
    Date of Patent: March 7, 2017
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Hoon Baek, Sun-Young Park, Sang-Kyu Oh, Ha-Young Kim, Jung-Ho Do, Moo-Gyu Bae, Seung-Young Lee
  • Publication number: 20160351583
    Abstract: An integrated circuit (IC) may include at least one cell including a plurality of conductive lines that extend in a first direction and are in parallel to each other in a second direction that is perpendicular to the first direction, first contacts respectively disposed at two sides of at least one conductive line from among the plurality of conductive lines, and a second contact disposed on the at least one conductive line and the first contacts and forming a single node by being electrically connected to the at least one conductive line and the first contacts.
    Type: Application
    Filed: August 9, 2016
    Publication date: December 1, 2016
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon BAEK, Sang-kyu Oh, Jung-Ho Do, Sun-young Park, Seung-young Lee, Hyo-sig Won
  • Patent number: 9436792
    Abstract: A method of designing a layout of an integrated chip (IC) includes designing a first layout by place and route a plurality of standard cells that define the IC, and generating a second layout by modifying the first layout during a mask data preparation process related to the first layout, wherein the second layout is generated by connecting first and second patterns from among first layer patterns that correspond to a first layer of the first layout, such that the number of masks necessary for forming the first layer patterns is reduced.
    Type: Grant
    Filed: August 7, 2015
    Date of Patent: September 6, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon Baek, Tae-joong Song, Sang-kyu Oh, Seung-young Lee
  • Patent number: 9431383
    Abstract: An integrated circuit (IC) may include at least one cell including a plurality of conductive lines that extend in a first direction and are in parallel to each other in a second direction that is perpendicular to the first direction, first contacts respectively disposed at two sides of at least one conductive line from among the plurality of conductive lines, and a second contact disposed on the at least one conductive line and the first contacts and forming a single node by being electrically connected to the at least one conductive line and the first contacts.
    Type: Grant
    Filed: July 16, 2015
    Date of Patent: August 30, 2016
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-hoon Baek, Sang-kyu Oh, Jung-ho Do, Sun-young Park, Seung-young Lee, Hyo-sig Won
  • Publication number: 20160199497
    Abstract: The present invention provides a formulation for reducing the hydrophobicity of ACAT-1 inhibitors. Methods for using the formulation of the present invention are also provided.
    Type: Application
    Filed: September 10, 2015
    Publication date: July 14, 2016
    Applicant: PURDUE RESEARCH FOUNDATION
    Inventors: Ji-xin Cheng, Seung Young Lee
  • Patent number: 9358909
    Abstract: A side bolster adjusting apparatus of a seat of a vehicle for guiding a developing direction of a side airbag may include a side airbag developing direction guide plates integrally fixed to a seatback frame to guide a developing direction of the side airbag, side bolster adjusting plates hinged to rear ends of the side airbag developing direction guide plates, an airbag disposed between the side airbag developing direction guide plates and the side bolster adjusting plates to expand and shrink and to adjust positions of the side bolster adjusting plates, and a pneumatic control unit controlling expansion and shrinkage of the airbag.
    Type: Grant
    Filed: November 19, 2014
    Date of Patent: June 7, 2016
    Assignees: Hyundai Motor Company, HYUNDAI DYMOS INC.
    Inventors: Dong Woo Jeong, Hoon Bok Lee, Seok Nam Kang, Tae Hoon Lee, Sang Do Park, Seung Young Lee, In Ho Lee, Dong Gi Kim, Sin Jeong Kang, Sung Hoon Kim
  • Publication number: 20160099211
    Abstract: Systems on chips are provided. A system on chip (SoC) includes a first gate line, a second gate line and a third gate line extending in a first direction, a gate isolation region cutting the first gate line, the second gate line and the third gate line and extending in a second direction across the first direction, a first gate contact formed on the second gate line arranged between the first gate line and the third gate line, and electrically connecting the cut second gate line, a second gate contact formed on the first gate line, a third gate contact formed on the third gate line, a first metal line electrically connecting the second gate contact and the third gate contact, and a second metal line electrically connected to the first gate contact.
    Type: Application
    Filed: October 1, 2015
    Publication date: April 7, 2016
    Inventors: Sang-Hoon BAEK, Sun-Young PARK, Sang-Kyu OH, Ha-Young KIM, Jung-Ho DO, Moo-Gyu BAE, Seung-Young LEE
  • Publication number: 20160055286
    Abstract: A method of designing a layout of an integrated chip (IC) includes designing a first layout by place and route a plurality of standard cells that define the IC, and generating a second layout by modifying the first layout during a mask data preparation process related to the first layout, wherein the second layout is generated by connecting first and second patterns from among first layer patterns that correspond to a first layer of the first layout, such that the number of masks necessary for forming the first layer patterns is reduced.
    Type: Application
    Filed: August 7, 2015
    Publication date: February 25, 2016
    Inventors: Sang-hoon Baek, Tae-joong Song, Sang-kyu Oh, Seung-young Lee
  • Publication number: 20160055283
    Abstract: A method of designing a semiconductor integrated circuit (IC) is provided as follows. A standard cell library is generated. The standard cell library includes characteristic information for a plurality of standard cells. The characteristic information includes a characteristic of each standard cell. A characteristic change region is detected. The characteristic change region includes at least one of the plurality of standard cells by comparing characteristics of standard cells to be placed adjacent to the characteristic change region, based on the standard cell library. A characteristic of the at least one standard cell included in the detected characteristic change region is changed to one of the characteristics of the standard cells to be placed adjacent to the characteristic change region to update the standard cell library. A plurality of standard cells of the updated standard cell library is placed.
    Type: Application
    Filed: July 15, 2015
    Publication date: February 25, 2016
    Inventors: SANG-KYU OH, Sang-hoon Baek, Seung-young Lee, Tae-joong Song