Patents by Inventor Seung-Young Son

Seung-Young Son has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230086917
    Abstract: A method for removing etchant byproduct from an etch reactor and discharging a substrate from an electrostatic chuck of the etch reactor is provided. One or more layers on a substrate electrostatically secured to an electrostatic chuck within a chamber of the etch reactor is etched using a first plasma, causing an etchant byproduct to be generated. A portion of the one or more layers are covered by a photoresist. After the etching is complete, a second plasma is provided into the chamber for a time period sufficient to trim the photoresist and remove a portion of the etchant byproduct. A second time period sufficient to electrostatically discharge the substrate using the second plasma is determined. Responsive to deactivating one or more chucking electrodes of the electrostatic chuck, the second plasma is provided into the chamber for the second time period and the substrate is removed from the chamber.
    Type: Application
    Filed: November 3, 2022
    Publication date: March 23, 2023
    Inventors: Yi Zhou, Seul Ki Ahn, Seung-Young Son, Li-Te Chang, Sunil Srinivasan, Rajinder Dhindsa
  • Patent number: 11521838
    Abstract: A method for removing etchant byproduct from an etch reactor and discharging a substrate from an electrostatic chuck of the etch reactor is provided. A substrate may be electrostatically secured to an electrostatic chuck within a chamber of an etch reactor. A first plasma may be provided into the chamber to etch the substrate, causing an etchant byproduct to be generated. After the etching is complete, a second plasma may be provided into the chamber, wherein the second plasma is an oxygen containing plasma. The etchant byproduct may be removed and the first substrate may be discharged using the second plasma. The first substrate may be removed from the chamber and a second substrate may be inserted into the chamber without first performing an in-situ cleaning between the removal of the first substrate and the insertion of the second substrate.
    Type: Grant
    Filed: December 18, 2018
    Date of Patent: December 6, 2022
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Yi Zhou, Seul Ki Ahn, Seung-Young Son, Li-Te Chang, Sunil Srinivasan, Rajinder Dhindsa
  • Patent number: 9653311
    Abstract: Embodiments of the present disclosure provide an apparatus and methods for forming stair-like structures with accurate profiles and dimension control for manufacturing three dimensional (3D) stacked semiconductor devices. In one embodiment, a method of forming stair-like structures on a substrate includes forming a film stack including a dielectric layer and a ruthenium containing material, and etching the ruthenium containing material in the film stack exposed by a patterned photoresist layer utilizing a first etching gas mixture comprising an oxygen containing gas.
    Type: Grant
    Filed: May 13, 2016
    Date of Patent: May 16, 2017
    Assignee: APPLIED MATERIALS, INC.
    Inventors: Seul Ki Ahn, Seung-Young Son, Gill Yong Lee
  • Patent number: 8941165
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Grant
    Filed: May 13, 2010
    Date of Patent: January 27, 2015
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Publication number: 20100270647
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Application
    Filed: May 13, 2010
    Publication date: October 28, 2010
    Inventors: SUNG-IL CHO, SEUNG-YOUNG SON, CHANG-JIN KANG, KEONG-KOO CHI, JI-CHUL SHIN
  • Patent number: 7736970
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer, forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Grant
    Filed: October 9, 2007
    Date of Patent: June 15, 2010
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Publication number: 20080087931
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer, forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Application
    Filed: October 9, 2007
    Publication date: April 17, 2008
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Patent number: 7307703
    Abstract: An etching end point of a plasma etch is determined by defining an etch-stop condition. A layer formed on a substrate is etched using a plasma. A luminous intensity of the plasma is measured to determine a first luminous intensity. The luminous intensity is measured again after a predetermined time to determine a second luminous intensity. A determination is made whether a disturbance occurs. Compensation is applied to the measured luminous intensity if the disturbance occurs. A determination is made whether the measured luminous intensity or the compensated luminous intensity satisfies the etch stop condition.
    Type: Grant
    Filed: December 17, 2004
    Date of Patent: December 11, 2007
    Assignee: Samsung Electronics Co., Ltd
    Inventors: Yong-Jin Kim, Hyun-Kyu Kang, Seung-Young Son, Gyung-Jin Min
  • Patent number: 7291531
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Grant
    Filed: February 2, 2005
    Date of Patent: November 6, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Patent number: 7256143
    Abstract: Provided are a semiconductor device having a self-aligned contact plug and a method of fabricating the semiconductor device. The semiconductor device includes conductive patterns, a first interlayer insulating layer, a first spacer, a second interlayer insulating layer, and a contact plug. In each conductive pattern, a conductive layer and a capping layer are sequentially deposited on an insulating layer over a semiconductor substrate. The first interlayer insulating layer fills spaces between the conductive patterns and has a height such that when the first interlayer insulating layer is placed on the insulating layer, the first interlayer insulating layer is lower than a top surface of the capping layer but higher than a top surface of the conductive layer. The first spacer surrounds the outer surface of the capping layer on the first interlayer insulating layer.
    Type: Grant
    Filed: February 15, 2005
    Date of Patent: August 14, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Myeong-Cheol Kim, Chang-Jin Kang, Kyeong-Koo Chi, Seung-Young Son
  • Patent number: 7226867
    Abstract: Methods for etching a metal layer and a metallization method of a semiconductor device using an etching gas that includes Cl2 and N2 are provided. A mask layer is formed on the metal layer, the etching gas is supplied to the metal layer, and the metal layer is etched by the etching gas using the mask layer as an etch mask. The metal layer may be formed of aluminum or an aluminum alloy. Cl2 and N2 may be mixed at a ratio of 1:1 to 1:10. The etching gas may also include additional gases such as inactive gases or gases that include the elements H, O, F, He, or C. In addition, N2 may be supplied at a flow rate of from 45–65% of the total flow rate of the etching gas, which results in a reduction in the occurrence of micro-loading and cone-shaped defects in semiconductor devices.
    Type: Grant
    Filed: April 21, 2003
    Date of Patent: June 5, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-Young Son, Cheol-Kyu Lee, Chang-Jin Kang, Byeong-Yun Nam
  • Publication number: 20060284277
    Abstract: A semiconductor device includes an insulating layer having a T-shaped groove formed by a wide opening overlapping a narrow opening, a bit line conductive layer that at least partially fills the narrow opening, and a bit line capping layer that fills the groove so that its top surface is as high as that of the insulating layer. Spacers are formed on the inner walls of the wide opening.
    Type: Application
    Filed: August 25, 2006
    Publication date: December 21, 2006
    Inventors: Seung-pil Chung, Chang-jin Kang, Jeong-sic Jeon, Kyeong-koo Chi, Seung-young Son, Sang-yong Kim
  • Patent number: 7098135
    Abstract: A semiconductor device including a bit line formed using a damascene technique and a method of fabricating the same. The method includes forming an insulating layer on a substrate, forming a groove by etching the insulating layer to a partial depth, and forming spacers on the inner walls of the groove. An opening is formed by etching the insulating layer disposed under the groove using the spacers as an etch mask. A conductive layer is formed to fill the opening. A capping layer is formed to fill the groove.
    Type: Grant
    Filed: November 7, 2003
    Date of Patent: August 29, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung-pil Chung, Chang-jin Kang, Jeong-sic Jeon, Kyeong-koo Chi, Seung-young Son, Sang-yong Kim
  • Patent number: 6927126
    Abstract: A second insulating layer is formed on a first insulating layer. A plurality of stacks each including a bit line and a bit line mask are formed on the second insulating layer. A third insulating layer is formed overlying the second insulating layer to fill gaps between the plurality of stacks. A hard mask layer is formed on the third insulating layer. A photoresist pattern is formed on the hard mask layer. The photoresist pattern has an opening region that intersects the plurality of stacks. The hard mask layer and the third insulating layer are sequentially etched, using the photoresist pattern as an etching mask, thereby forming a hard mask pattern and forming a recess in the third insulating layer. The recess exposes a portion of upper sidewalls of the bit line mask. Spacers are formed on the exposed upper sidewalls of the bit line mask.
    Type: Grant
    Filed: April 22, 2004
    Date of Patent: August 9, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Je-Min Park, Seung-young Son, Yoo-Sang Hwang
  • Publication number: 20050158948
    Abstract: Provided are a semiconductor device having a self-aligned contact plug and a method of fabricating the semiconductor device. The semiconductor device includes conductive patterns, a first interlayer insulating layer, a first spacer, a second interlayer insulating layer, and a contact plug. In each conductive pattern, a conductive layer and a capping layer are sequentially deposited on an insulating layer over a semiconductor substrate. The first interlayer insulating layer fills spaces between the conductive patterns and has a height such that when the first interlayer insulating layer is placed on the insulating layer, the first interlayer insulating layer is lower than a top surface of the capping layer but higher than a top surface of the conductive layer. The first spacer surrounds the outer surface of the capping layer on the first interlayer insulating layer.
    Type: Application
    Filed: February 15, 2005
    Publication date: July 21, 2005
    Inventors: Myeong-Cheol Kim, Chang-Jin Kang, Kyeong-Koo Chi, Seung-Young Son
  • Publication number: 20050134835
    Abstract: An etching end point of a plasma etch is determined by defining an etch-stop condition. A layer formed on a substrate is etched using a plasma. A luminous intensity of the plasma is measured to determine a first luminous intensity. The luminous intensity is measured again after a predetermined time to determine a second luminous intensity. A determination is made whether a disturbance occurs. Compensation is applied to the measured luminous intensity if the disturbance occurs. A determination is made whether the measured luminous intensity or the compensated luminous intensity satisfies the etch stop condition.
    Type: Application
    Filed: December 17, 2004
    Publication date: June 23, 2005
    Inventors: Yong-Jin Kim, Hyun-Kyu Kang, Seung-Young Son, Gyung-Jin Min
  • Publication number: 20050130371
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Application
    Filed: February 2, 2005
    Publication date: June 16, 2005
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Patent number: 6875690
    Abstract: Provided are a semiconductor device having a self-aligned contact plug and a method of fabricating the semiconductor device. The semiconductor device includes conductive patterns, a first interlayer insulating layer, a first spacer, a second interlayer insulating layer, and a contact plug. In each conductive pattern, a conductive layer and a capping layer are sequentially deposited on an insulating layer over a semiconductor substrate. The first interlayer insulating layer fills spaces between the conductive patterns and has a height such that when the first interlayer insulating layer is placed on the insulating layer, the first interlayer insulating layer is lower than a top surface of the capping layer but higher than a top surface of the conductive layer. The first spacer surrounds the outer surface of the capping layer on the first interlayer insulating layer.
    Type: Grant
    Filed: July 22, 2003
    Date of Patent: April 5, 2005
    Assignee: Samsung Electronics Col,. Ltd.
    Inventors: Myeong-Cheol Kim, Chang-Jin Kang, Kyeong-Koo Chi, Seung-Young Son
  • Patent number: 6867096
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Grant
    Filed: May 27, 2004
    Date of Patent: March 15, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sung-IL Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin
  • Publication number: 20040266100
    Abstract: Methods are provided for fabricating semiconductor devices having capacitors, which prevent lower electrodes of the capacitors from breaking or collapsing and which provide increased capacitance of the capacitors. For instance, a method includes forming a first insulating layer on a semiconductor substrate, forming a first hole in the first insulating layer, forming a contact plug in the first hole, forming a second insulating layer having a landing pad, wherein the landing pad contacts an upper surface of the contact plug, forming an etch stop layer on the landing pad and the second insulating layer, forming a third insulating layer on the etch stop layer; forming a third hole through the third insulating layer and etch stop layer to expose the landing pad, selectively etching the exposed landing pad, forming a lower electrode on the selectively etched landing pad, and then forming a capacitor by forming a dielectric layer and an upper electrode on the lower electrode.
    Type: Application
    Filed: May 27, 2004
    Publication date: December 30, 2004
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Sung-Il Cho, Seung-Young Son, Chang-Jin Kang, Kyeong-Koo Chi, Ji-Chul Shin