Patents by Inventor Seung-Seok HA

Seung-Seok HA has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11942045
    Abstract: A display device includes a display panel including a plurality of pixels, a data driver configured to provide data voltages to the pixels, and a gate driver configured to provide gate signals to the pixels. The display device also includes a controller configured to control the data driver and the gate driver, and to control the magnitude of a sensing initialization voltage applied to the pixels based on a frame rate value when operating in a variable frame mode.
    Type: Grant
    Filed: October 4, 2021
    Date of Patent: March 26, 2024
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Tae Seok Ha, Koung Soo Kim, Kyu Jin Park, Sung Jae Park, Seung Woon Shin, Woon Rok Jang
  • Patent number: 11929367
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Grant
    Filed: October 31, 2022
    Date of Patent: March 12, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Seok Ha, Hyun Seung Song, Hyo Jin Kim, Kyoung Mi Park, Guk Il An
  • Publication number: 20240077878
    Abstract: The inventive concept provides a transfer robot system. Embodiments of the inventive concept provide a transfer robot system and a transfer robot system driving method in which a bottleneck phenomenon of mobile robots may be prevented, as a new obstacle which does not exist within a map for a mobile robot is recognized in advance during an autonomous driving of the mobile robot and the new obstacle is not passed through. The transfer robot system includes an OHT for transferring an article by autonomously driving along a rail and having a bottom side distance detection sensor installed for generating a distance information of below; and a mobile robot for transferring the article by autonomously driving on the ground and autonomously driving while avoiding an obstacle information generated through the distance information.
    Type: Application
    Filed: March 3, 2023
    Publication date: March 7, 2024
    Applicant: SEMES CO., LTD.
    Inventors: Seung Jun LEE, Seung Seok HA, In Sung CHOI, Gil Do KIM
  • Publication number: 20240014288
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Application
    Filed: September 18, 2023
    Publication date: January 11, 2024
    Inventors: Guk Il AN, Keun Hwi CHO, Dae Won HA, Seung Seok HA
  • Patent number: 11799013
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Grant
    Filed: June 13, 2022
    Date of Patent: October 24, 2023
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Guk Il An, Keun Hwi Cho, Dae Won Ha, Seung Seok Ha
  • Publication number: 20230195126
    Abstract: A method of operating a mobile robot for transporting an article in a manufacturing facility, the mobile robot, and an article transport system including the same are proposed. The method of operating the mobile robot includes obtaining a 3-D depth image, extracting, from the 3-D depth image, a region of interest corresponding to a traveling path of the mobile robot on a bottom surface of the manufacturing facility, generating a projected point cloud by projecting an object detected from the region of interest on a reference plane corresponding to the bottom surface, generating an imaginary point cloud filled with voxels in the reference plane, detecting a hole existing in the bottom surface by comparing the imaginary point cloud to the projected point cloud, and travelling while avoiding the hole.
    Type: Application
    Filed: December 20, 2022
    Publication date: June 22, 2023
    Applicant: SEMES CO., LTD.
    Inventors: Seung Seok HA, In Sung CHOI, Seung Jun LEE
  • Publication number: 20230053251
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Application
    Filed: October 31, 2022
    Publication date: February 16, 2023
    Inventors: Seung Seok HA, Hyun Seung SONG, Hyo Jin KIM, Kyoung Mi PARK, Guk Il AN
  • Publication number: 20220352342
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Application
    Filed: June 13, 2022
    Publication date: November 3, 2022
    Inventors: Guk Il AN, Keun Hwi CHO, Dae Won HA, Seung Seok HA
  • Patent number: 11488953
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Grant
    Filed: September 29, 2020
    Date of Patent: November 1, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Seok Ha, Hyun Seung Song, Hyo Jin Kim, Kyoung Mi Park, Guk Il An
  • Patent number: 11387345
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Grant
    Filed: February 16, 2021
    Date of Patent: July 12, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Guk Il An, Keun Hwi Cho, Dae Won Ha, Seung Seok Ha
  • Patent number: 11380791
    Abstract: A semiconductor device includes a first impurity region, a channel pattern, a second impurity region, a gate structure, a first contact pattern, a second contact pattern and a spacer. The first impurity region may be formed on a substrate. The channel pattern may protrude from an upper surface of the substrate. The second impurity region may be formed on the channel pattern. The gate structure may be formed on a sidewall of the channel pattern and the substrate adjacent to the channel pattern, and the gate structure may include a gate insulation pattern and a gate electrode. The first contact pattern may contact an upper surface of the second impurity region. The second contact pattern may contact a surface of the gate electrode. The spacer may be formed between the first and second contact patterns. The spacer may surround a portion of a sidewall of the second contact pattern, and the spacer may contact a sidewall of each of the first and second contact patterns.
    Type: Grant
    Filed: December 19, 2018
    Date of Patent: July 5, 2022
    Assignee: SAMSUNG ELECTRONICS CO.. LTD.
    Inventors: Hyun-Seung Song, Hyo-Jin Kim, Kyoung-Mi Park, Hwi-Chan Jun, Seung-Seok Ha
  • Publication number: 20210167184
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Application
    Filed: February 16, 2021
    Publication date: June 3, 2021
    Inventors: Guk Il AN, Keun Hwi CHO, Dae Won HA, Seung Seok HA
  • Patent number: 10937887
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Grant
    Filed: May 29, 2019
    Date of Patent: March 2, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Guk Il An, Keun Hwi Cho, Dae Won Ha, Seung Seok Ha
  • Patent number: 10916534
    Abstract: A semiconductor device includes a first fin pattern and a second fin pattern in a NMOS region, each extending lengthwise along a first direction and separated by a first trench and a third fin pattern and a fourth fin pattern in a PMOS region, each extending lengthwise along the first direction in parallel with respective ones of the first fin pattern and the second fin pattern and separated by a second trench. First and second isolation layers are disposed in the first and second trenches, respectively. A first gate electrode extends lengthwise along a second direction transverse to the first direction and crosses the first fin pattern. A second gate electrode extends lengthwise along the second direction and crosses the second fin pattern. Spaced apart third and fourth gate electrodes extend lengthwise along the second direction on the second isolation layer.
    Type: Grant
    Filed: April 26, 2019
    Date of Patent: February 9, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Seok Ha, Kyoung-Mi Park, Hyun-Seung Song, Keon Yong Cheon, Dae Won Ha
  • Publication number: 20210013200
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Application
    Filed: September 29, 2020
    Publication date: January 14, 2021
    Inventors: Seung Seok HA, Hyun Seung SONG, Hyo Jin KIM, Kyoung Mi PARK, Guk Il AN
  • Patent number: 10825809
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Grant
    Filed: March 1, 2019
    Date of Patent: November 3, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Seok Ha, Hyun Seung Song, Hyo Jin Kim, Kyoung Mi Park, Guk Il An
  • Patent number: 10566326
    Abstract: Semiconductor devices are provided. A semiconductor device includes a semiconductor substrate. The semiconductor device includes first and second source/drain regions in the semiconductor substrate. Moreover, the semiconductor device includes a multi-layer device isolation region in the semiconductor substrate between the first and second source/drain regions. The multi-layer device isolation region includes a protruding portion that protrudes away from the semiconductor substrate beyond respective uppermost surfaces of the first and second source/drain regions.
    Type: Grant
    Filed: July 6, 2017
    Date of Patent: February 18, 2020
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Dae Young Kwak, Ki Byung Park, Kyoung Hwan Yeo, Seung Jae Lee, Kyung Yub Jeon, Seung Seok Ha, Sang Jin Hyun
  • Publication number: 20200051976
    Abstract: A semiconductor device includes a substrate having a first region and a second region, first active fins that extend in a first direction in the first region, second active fins that extend in the first direction in the second region, a first field insulating layer between the first active fins and that extend in a second direction, a second field insulating layer between the second active fins and extending in the second direction, a gate line that extends in the second direction on the second field insulating layer, the gate line linearly along with the first field insulating layer, a gate isolation layer between the first field insulating layer and the gate line, and gate spacers that extend in the second direction, the gate spacers in contact with both sidewalls of each of the first field insulating layer, the gate line, and the gate isolation layer.
    Type: Application
    Filed: March 1, 2019
    Publication date: February 13, 2020
    Inventors: Seung Seok HA, Hyun Seung SONG, Hyo Jin KIM, Kyoung Mi PARK, Guk Il AN
  • Publication number: 20200027870
    Abstract: A semiconductor device includes a first fin pattern and a second fin pattern in a NMOS region, each extending lengthwise along a first direction and separated by a first trench and a third fin pattern and a fourth fin pattern in a PMOS region, each extending lengthwise along the first direction in parallel with respective ones of the first fin pattern and the second fin pattern and separated by a second trench. First and second isolation layers are disposed in the first and second trenches, respectively. A first gate electrode extends lengthwise along a second direction transverse to the first direction and crosses the first fin pattern. A second gate electrode extends lengthwise along the second direction and crosses the second fin pattern. Spaced apart third and fourth gate electrodes extend lengthwise along the second direction on the second isolation layer.
    Type: Application
    Filed: April 26, 2019
    Publication date: January 23, 2020
    Inventors: Seung Seok HA, Kyoung-Mi PARK, Hyun-Seung SONG, Keon Yong CHEON, Dae Won HA
  • Publication number: 20200013871
    Abstract: A semiconductor device includes a substrate, a gate structure on the substrate and a first conductive connection group on the gate structure. The gate structure includes a gate spacer and a gate electrode. The first conductive connection group includes a ferroelectric material layer. At least a part of the ferroelectric material layer is disposed above an upper surface of the gate spacer. And the ferroelectric material layer forms a ferroelectric capacitor having a negative capacitance in the first conductive connection group.
    Type: Application
    Filed: May 29, 2019
    Publication date: January 9, 2020
    Inventors: Guk Il AN, Keun Hwi CHO, Dae Won HA, Seung Seok HA