Patents by Inventor SEUNG YOON KIM

SEUNG YOON KIM has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12369324
    Abstract: A three-dimensional semiconductor memory device includes a substrate, and a stack structure on the substrate. The stack structure includes first blocks that extend in a first direction and are arranged in a second direction intersecting the first direction, and a second block that is between the first blocks; separation structures that extend in the first direction and are arranged in the second direction between the first blocks and between the first and second blocks; vertical channel structures that penetrate the first blocks and contact the substrate; and through-via structures that penetrate the second block and the substrate. A width of each of the first blocks in the second direction is equal to a width of the second block in the second direction.
    Type: Grant
    Filed: June 17, 2022
    Date of Patent: July 22, 2025
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Yoon Kim, Kanamori Kohji, Jeehoon Han
  • Patent number: 12207468
    Abstract: A semiconductor memory device includes a cell unit including a stack structure and a channel structure penetrating through the stack structure, the stack structure including at least one string selection gate and a plurality of cell gates, cell separation structures separating the cell unit in a first direction, and gate cutting structures defining regions within the cell unit between adjacent cell separation structures. The cell unit includes a first region defined between a first cell separation structure and a first gate cutting structure and a second region defined between the first gate cutting structure and a second gate cutting structure. A ratio of a region of the at least one string selection gate that is occupied by a conductive material in the second region is greater than a ratio of a region of at least one cell gate that is occupied by the conductive material in the second region.
    Type: Grant
    Filed: February 25, 2022
    Date of Patent: January 21, 2025
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Seung Yoon Kim, Sang Hun Chun, Jee Hoon Han
  • Publication number: 20240130123
    Abstract: Disclosed are semiconductor devices, electronic systems including the same, and methods of fabricating the same. The semiconductor device comprises a first gate stack structure including a first dielectric pattern and a first conductive pattern that are alternately stacked with each other, a memory channel structure including a first memory portion that penetrates the first gate stack structure, a through contact including a first through portion at a level the same as a level of the first memory portion, and a connection contact including a first connection portion at a level the same as the level of the first memory portion and the level of the first through portion. A minimum width of the first memory portion is less than a minimum width of the first through portion and a minimum width of the first connection portion.
    Type: Application
    Filed: June 12, 2023
    Publication date: April 18, 2024
    Inventors: Yejin PARK, Seung Yoon KIM, Heesuk KIM, Hyeongjin KIM, Sehee JANG, Minsoo SHIN, Seungjun SHIN, Sanghun CHUN, Jeehoon HAN, Jae-Hwang SIM, Jongseon AHN
  • Publication number: 20240074192
    Abstract: A three-dimensional semiconductor device includes: a source structure including a cell region and an extension region; a gate stacking structure disposed on the source structure, the gate stacking structure including insulating patterns and conductive patterns, which are alternately stacked on each other; an insulating structure disposed on the gate stacking structure, the insulating structure including a plurality of insulating layers; a memory channel structure penetrating the gate stacking structure and electrically connected to the cell region; a separation structure penetrating the gate stacking structure and extending from the cell region to the extension region; and a penetration plug penetrating the gate stacking structure and the extension region, wherein the penetration plug includes: a first plug portion penetrating the gate stacking structure; and a second plug portion on the first plug portion, wherein the separation structure includes: a first separation portion penetrating the gate stacking str
    Type: Application
    Filed: May 25, 2023
    Publication date: February 29, 2024
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Seung Yoon Kim, Byoung Jae Park, Jae-Hwang Sim, Jongseon Ahn, Young-Ho Lee
  • Publication number: 20230186990
    Abstract: A three-dimensional semiconductor memory device includes: a stack structure including a ground selection line, first word lines, second word lines, and a string selection line, which are sequentially stacked on a substrate; vertical channel structures penetrating the stack structure and arranged to form a plurality of columns; a lower separation structure crossing a lower portion of the stack structure in a first direction and dividing the ground selection line along a second direction intersecting the first direction; and first and second upper separation structures crossing an upper portion of the stack structure in the first direction and dividing the string selection line along the second direction, wherein the lower separation structure and the first upper separation structure are vertically overlapped with one of the columns of the vertical channel structures, and the second upper separation structures are provided between the vertical channel structures.
    Type: Application
    Filed: July 29, 2022
    Publication date: June 15, 2023
    Inventors: Seung Yoon KIM, Kohji KANAMORI, Jeehoon HAN
  • Publication number: 20230134878
    Abstract: A three-dimensional semiconductor memory device includes a substrate, and a stack structure on the substrate. The stack structure includes first blocks that extend in a first direction and are arranged in a second direction intersecting the first direction, and a second block that is between the first blocks; separation structures that extend in the first direction and are arranged in the second direction between the first blocks and between the first and second blocks; vertical channel structures that penetrate the first blocks and contact the substrate; and through-via structures that penetrate the second block and the substrate. A width of each of the first blocks in the second direction is equal to a width of the second block in the second direction.
    Type: Application
    Filed: June 17, 2022
    Publication date: May 4, 2023
    Inventors: Seung Yoon Kim, Kanamori Kohji, Jeehoon Han
  • Publication number: 20220399367
    Abstract: A semiconductor memory device includes a cell unit including a stack structure and a channel structure penetrating through the stack structure, the stack structure including at least one string selection gate and a plurality of cell gates, cell separation structures separating the cell unit in a first direction, and gate cutting structures defining regions within the cell unit between adjacent cell separation structures. The cell unit includes a first region defined between a first cell separation structure and a first gate cutting structure and a second region defined between the first gate cutting structure and a second gate cutting structure. A ratio of a region of the at least one string selection gate that is occupied by a conductive material in the second region is greater than a ratio of a region of at least one cell gate that is occupied by the conductive material in the second region.
    Type: Application
    Filed: February 25, 2022
    Publication date: December 15, 2022
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Seung Yoon KIM, Sang Hun CHUN, Jee Hoon HAN
  • Publication number: 20220037316
    Abstract: A semiconductor device includes an active region that extends in a first direction and has a first width in a second direction that intersects the first direction, a first gate structure disposed on the active region that has a second width in the first direction and extends in the second direction, a first metal contact spaced apart from the first gate structure in the first direction, a first trench formed in the active region, and an insulating material that fills the first trench and forms a first active cut, wherein the first active cut defines a first metal region in the active region in which the first metal contact is located, and the first metal contact is placed off-center inside the first metal region and a length of a region where the first gate structure and the active region overlap is greater than that of the first and second trenches.
    Type: Application
    Filed: May 28, 2021
    Publication date: February 3, 2022
    Inventors: SEUNG YOON KIM, Jae Ryong Sim, Jee Hoon Han