Patents by Inventor SHAILENDRA KUMAR BARANWAL
SHAILENDRA KUMAR BARANWAL has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20240413800Abstract: Described embodiments include an audio amplifier circuit that includes a first amplifier having a differential first amplifier input adapted to be coupled to an audio input source, a multiplexer having first and second mux inputs, a control input and a mux output. The first mux input is coupled to the differential amplifier output. There is a signal generator having a generator input coupled to the mux output. There is also a driver circuit having a driver circuit input and a driver circuit output, the driver circuit input coupled to the generator output, and a second amplifier having a first error input coupled to a current sense terminal that is configured to provide a voltage proportional to a current supplied from a power supply terminal, and a second error input coupled to a current limit terminal configured to provide a reference voltage proportional to a current limit value.Type: ApplicationFiled: August 19, 2024Publication date: December 12, 2024Inventors: Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Yinglai Xia
-
Patent number: 12095429Abstract: Described embodiments include an audio amplifier circuit that includes a first amplifier having a differential first amplifier input adapted to be coupled to an audio input source, a multiplexer having first and second mux inputs, a control input and a mux output. The first mux input is coupled to the differential amplifier output. There is a signal generator having a generator input coupled to the mux output. There is also a driver circuit having a driver circuit input and a driver circuit output, the driver circuit input coupled to the generator output, and a second amplifier having a first error input coupled to a current sense terminal that is configured to provide a voltage proportional to a current supplied from a power supply terminal, and a second error input coupled to a current limit terminal configured to provide a reference voltage proportional to a current limit value.Type: GrantFiled: August 30, 2021Date of Patent: September 17, 2024Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Yinglai Xia
-
Publication number: 20240088878Abstract: In one example, an apparatus comprises a power stage having a first power stage input, a second power stage input, and a power stage output. The apparatus also comprises a modulator circuit having a first ramp input, a second ramp input, a modulator input, a first modulator output, and a second modulator output, the first modulator output coupled to the first power stage input, and the second modulator output coupled to the second power stage input. The apparatus also comprises a multi-level ramp generator having a first ramp output and a second ramp output, the first ramp output coupled to the first ramp input, and the second ramp output coupled the second ramp input.Type: ApplicationFiled: November 17, 2023Publication date: March 14, 2024Applicant: Texas Instruments IncorporatedInventors: Yinglai Xia, Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Junmin Jiang
-
Patent number: 11824543Abstract: A device includes a first ramp generator having a first ramp generator output configured to provide a first ramp, a second ramp generator having a second ramp generator output configured to provide a second ramp, and a third ramp generator having a third ramp generator output configured to provide a third ramp. The first ramp is a sawtooth voltage waveform having a first common mode voltage and a first peak-to-peak voltage. The second ramp is a sawtooth voltage waveform having a second common mode voltage and a second peak-to-peak voltage. The third ramp is a sawtooth voltage waveform having a third common mode voltage and a third peak-to-peak voltage. A frequency of the second ramp is approximately equal to a frequency of the third ramp, and the frequency of the third ramp is approximately double a frequency of the first ramp.Type: GrantFiled: June 3, 2022Date of Patent: November 21, 2023Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Yinglai Xia, Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Junmin Jiang
-
Publication number: 20230065567Abstract: Described embodiments include an audio amplifier circuit that includes a first amplifier having a differential first amplifier input adapted to be coupled to an audio input source, a multiplexer having first and second mux inputs, a control input and a mux output. The first mux input is coupled to the differential amplifier output. There is a signal generator having a generator input coupled to the mux output. There is also a driver circuit having a driver circuit input and a driver circuit output, the driver circuit input coupled to the generator output, and a second amplifier having a first error input coupled to a current sense terminal that is configured to provide a voltage proportional to a current supplied from a power supply terminal, and a second error input coupled to a current limit terminal configured to provide a reference voltage proportional to a current limit value.Type: ApplicationFiled: August 30, 2021Publication date: March 2, 2023Inventors: Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Yinglai Xia
-
Publication number: 20220302908Abstract: A device includes a first ramp generator having a first ramp generator output configured to provide a first ramp, a second ramp generator having a second ramp generator output configured to provide a second ramp, and a third ramp generator having a third ramp generator output configured to provide a third ramp. The first ramp is a sawtooth voltage waveform having a first common mode voltage and a first peak-to-peak voltage. The second ramp is a sawtooth voltage waveform having a second common mode voltage and a second peak-to-peak voltage. The third ramp is a sawtooth voltage waveform having a third common mode voltage and a third peak-to-peak voltage. A frequency of the second ramp is approximately equal to a frequency of the third ramp, and the frequency of the third ramp is approximately double a frequency of the first ramp.Type: ApplicationFiled: June 3, 2022Publication date: September 22, 2022Inventors: Yinglai Xia, Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Junmin Jiang
-
Publication number: 20220263478Abstract: A system includes a charge pump having an input coupled to a first voltage and an output at a second voltage, the second voltage greater than the first voltage. The system also includes an amplifier having a first input, a second input, and a third input, the first input coupled to the output of the charge pump, the second input coupled to the first voltage, the third input coupled to an input signal, the amplifier having an amplified output signal. The system also includes a maximum power detector coupled to the amplifier, the maximum power detector operable to determine whether the amplified output signal has reached a threshold output level and to reduce a power of the amplified output signal responsive to the determination.Type: ApplicationFiled: February 15, 2021Publication date: August 18, 2022Inventors: Junmin JIANG, Yinglai XIA, Yogesh Kumar RAMADASS, Shailendra Kumar BARANWAL
-
Patent number: 11356082Abstract: A device includes a first ramp generator having a first ramp generator output configured to provide a first ramp, a second ramp generator having a second ramp generator output configured to provide a second ramp, and a third ramp generator having a third ramp generator output configured to provide a third ramp. The first ramp is a sawtooth voltage waveform having a first common mode voltage and a first peak-to-peak voltage. The second ramp is a sawtooth voltage waveform having a second common mode voltage and a second peak-to-peak voltage. The third ramp is a sawtooth voltage waveform having a third common mode voltage and a third peak-to-peak voltage. A frequency of the second ramp is approximately equal to a frequency of the third ramp, and the frequency of the third ramp is approximately double a frequency of the first ramp.Type: GrantFiled: December 11, 2020Date of Patent: June 7, 2022Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Yinglai Xia, Shailendra Kumar Baranwal, Yogesh Kumar Ramadass, Junmin Jiang
-
Patent number: 11336193Abstract: In described examples, an isolated DC-DC converter includes: an input node for receiving an input voltage; a transformer including a primary side having first and second terminals and a primary side ground; and first and second low-side switches. The first low-side switch is coupled between the first terminal and the primary side ground. The second low-side switch is coupled between the second terminal and the primary side ground. A first voltage is across the first low-side switch, and a second voltage is across the second low-side switch. Also, the isolated DC-DC converter includes first and second high-side switches. The first high-side switch is coupled between the first terminal and the input node. The second high-side switch is coupled between the second terminal and the input node. Further, the isolated DC-DC converter includes a switch controller.Type: GrantFiled: March 18, 2020Date of Patent: May 17, 2022Assignee: Texas Instmments IncorporatedInventors: Maurizio Granato, Giovanni Frattini, Shailendra Kumar Baranwal
-
Publication number: 20210184663Abstract: A device includes a first ramp generator having a first ramp generator output configured to provide a first ramp, a second ramp generator having a second ramp generator output configured to provide a second ramp, and a third ramp generator having a third ramp generator output configured to provide a third ramp. The first ramp is a sawtooth voltage waveform having a first common mode voltage and a first peak-to-peak voltage. The second ramp is a sawtooth voltage waveform having a second common mode voltage and a second peak-to-peak voltage. The third ramp is a sawtooth voltage waveform having a third common mode voltage and a third peak-to-peak voltage. A frequency of the second ramp is approximately equal to a frequency of the third ramp, and the frequency of the third ramp is approximately double a frequency of the first ramp.Type: ApplicationFiled: December 11, 2020Publication date: June 17, 2021Inventors: Yinglai XIA, Shailendra Kumar BARANWAL, Yogesh Kumar RAMADASS, Junmin JIANG
-
Patent number: 10965279Abstract: A multi-level ramp generator comprises three ramp generators. The first ramp generator generates a first ramp signal, comprising a sawtooth voltage waveform with a first common mode voltage and a first peak to peak voltage. The second ramp generator generates a second ramp signal, comprising a sawtooth voltage waveform with a second common mode voltage and a second peak-to-peak voltage. The third ramp generator generates a third ramp signal, comprising a sawtooth voltage waveform with a third common mode voltage and the second peak-to-peak voltage. The second and third ramp signals are in phase with each other and the first ramp signal is 180° out of phase with the second and third ramp signals. In some implementations, each of the first, second, and third ramp generators comprise a respective delay locked loop and a respective voltage controlled oscillator.Type: GrantFiled: March 21, 2019Date of Patent: March 30, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Yogesh Kumar Ramadass, Bhushan Talele, Shailendra Kumar Baranwal, Yinglai Xia, Junmin Jiang
-
Patent number: 10886881Abstract: An amplifier comprises eight transistors: the first coupled to a linked node and to a positive output node, the second coupled to the linked node and to a negative output node, the third coupled to the positive output node and a common potential, the fourth coupled to the negative output node and the common potential, the fifth coupled to a battery node, the sixth coupled to the fifth transistor and to the positive output node, the seventh coupled to the battery node, and the eighth coupled to the seventh transistor and to the negative output node. The amplifier also includes a charge pump to convert the battery voltage to an increased voltage on the linked node. The charge pump includes capacitors and operates at a lower frequency in lower power mode and a higher frequency in higher power mode to increase power provided to the linked node.Type: GrantFiled: March 21, 2019Date of Patent: January 5, 2021Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Yinglai Xia, Shailendra Kumar Baranwal, Junmin Jiang, Yogesh Kumar Ramadass
-
Publication number: 20200304111Abstract: A multi-level ramp generator comprises three ramp generators. The first ramp generator generates a first ramp signal, comprising a sawtooth voltage waveform with a first common mode voltage and a first peak to peak voltage. The second ramp generator generates a second ramp signal, comprising a sawtooth voltage waveform with a second common mode voltage and a second peak-to-peak voltage. The third ramp generator generates a third ramp signal, comprising a sawtooth voltage waveform with a third common mode voltage and the second peak-to-peak voltage. The second and third ramp signals are in phase with each other and the first ramp signal is 180° out of phase with the second and third ramp signals. In some implementations, each of the first, second, and third ramp generators comprise a respective delay locked loop and a respective voltage controlled oscillator.Type: ApplicationFiled: March 21, 2019Publication date: September 24, 2020Inventors: Yogesh Kumar RAMADASS, Bhushan TALELE, Shailendra Kumar BARANWAL, Yinglai XIA, Junmin JIANG
-
Publication number: 20200304080Abstract: An amplifier comprises eight transistors: the first coupled to a linked node and to a positive output node, the second coupled to the linked node and to a negative output node, the third coupled to the positive output node and a common potential, the fourth coupled to the negative output node and the common potential, the fifth coupled to a battery node, the sixth coupled to the fifth transistor and to the positive output node, the seventh coupled to the battery node, and the eighth coupled to the seventh transistor and to the negative output node. The amplifier also includes a charge pump to convert the battery voltage to an increased voltage on the linked node. The charge pump includes capacitors and operates at a lower frequency in lower power mode and a higher frequency in higher power mode to increase power provided to the linked node.Type: ApplicationFiled: March 21, 2019Publication date: September 24, 2020Inventors: Yinglai XIA, Shailendra Kumar BARANWAL, Junmin JIANG, Yogesh Kumar RAMADASS
-
Publication number: 20200287473Abstract: In described examples, an isolated DC-DC converter includes: an input node for receiving an input voltage; a transformer including a primary side having first and second terminals and a primary side ground; and first and second low-side switches. The first low-side switch is coupled between the first terminal and the primary side ground. The second low-side switch is coupled between the second terminal and the primary side ground. A first voltage is across the first low-side switch, and a second voltage is across the second low-side switch. Also, the isolated DC-DC converter includes first and second high-side switches. The first high-side switch is coupled between the first terminal and the input node. The second high-side switch is coupled between the second terminal and the input node. Further, the isolated DC-DC converter includes a switch controller.Type: ApplicationFiled: March 18, 2020Publication date: September 10, 2020Inventors: Maurizio Granato, Giovanni Frattini, Shailendra Kumar Baranwal
-
Publication number: 20200212809Abstract: A power converter includes a first switch with a first transistor having a first blocking voltage in parallel with a second transistor having a second blocking voltage that is higher than the first blocking voltage. The power converter also includes a second switch. The power converter also includes a controller coupled to the first and second switches and configured to provide switch control signals. The power converter also includes a sequencer coupled to the first and second transistors and configured to generate offset transition signals for the first and second transistors based on a switch control signal provided by the controller.Type: ApplicationFiled: December 27, 2018Publication date: July 2, 2020Inventors: Shailendra Kumar BARANWAL, Jeffrey MORRONI
-
Patent number: 10622908Abstract: In described examples, an isolated DC-DC converter includes an input node for receiving an input voltage, and a transformer including a primary side having first and second terminals and a ground. First and second high-side switches are coupled between the input node and the first and second terminals, respectively. A first low-side switch is coupled between the first terminal and the ground, and through a first voltage limiter to be activated by a voltage at the second terminal. A second low-side switch is coupled between the second terminal and the ground, and through a second voltage limiter to be activated by a voltage at the first terminal. A switch controller controls the high-side switches so that voltages across the high-side switches are alternatingly zero, using a current through the primary side to alternatingly charge one terminal to an input voltage and discharge the other terminal to a ground voltage.Type: GrantFiled: December 29, 2017Date of Patent: April 14, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Maurizio Granato, Giavanni Frattini, Shailendra Kumar Baranwal
-
Patent number: 10601332Abstract: In described examples, an isolated DC-DC converter includes: an input node for receiving an input voltage; a transformer including first and second terminals; first and second low-side switches; and first and second high-side switches. The first low-side switch is coupled between the first terminal and a primary side ground. The second low-side switch is coupled between the second terminal and the primary side ground. The first high-side switch is coupled between the first terminal and the input node and is configured to be activated by a voltage at the second terminal. The second high-side switch is coupled between the second terminal and the input node and is configured to be activated by a voltage at the first terminal. Further, the isolated DC-DC converter includes a switch controller to cause the first and second voltages to alternatingly be zero by opening and closing the first and second low-side switches.Type: GrantFiled: December 29, 2017Date of Patent: March 24, 2020Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Maurizio Granato, Giovanni Frattini, Shailendra Kumar Baranwal
-
Patent number: 10439482Abstract: In an embodiment, an adaptive drive strength switching converter includes a driver and a control loop coupled to the driver. In an embodiment, the control loop includes a peak detector, a comparator coupled to an output of the peak detector, a counter coupled to an output of the comparator, and a digital-to-analog converter (DAC) coupled to an output of the comparator.Type: GrantFiled: September 22, 2017Date of Patent: October 8, 2019Assignee: TEXAS INSTRUMENTS INCORPORATEDInventors: Shailendra Kumar Baranwal, William Todd Harrison, Yogesh Kumar Ramadass
-
Publication number: 20190146543Abstract: A bandgap voltage reference is provided in quasi-parallel with a resistor in the input path of a digital input circuit. Because of the quasi-parallel nature, the current used by the digital input circuit is limited to an amount based on the value of the external resistor. The input current is split between circuitry used to provide the logic signal across the selected isolation barrier and a sink transistor so that the current remains constant. This allows the digital input circuit to accurately limit input current without needing field-side power.Type: ApplicationFiled: June 4, 2018Publication date: May 16, 2019Inventors: Shailendra Kumar BARANWAL, Anant Shankar KAMATH