Patents by Inventor Shailesh Chitnis

Shailesh Chitnis has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7405628
    Abstract: A technique that is readily implemented in monolithic integrated circuits reduces or eliminates phase glitches when switching between input reference clock signals. The technique combines a pulsed phase-difference signal and a pulsed phase-difference compensation signal to substantially attenuate a DC component of the phase-difference signal and at least partially attenuate harmonic components of the phase-difference signal. The pulsed phase-difference compensation signal is based on an indicator of a phase difference between the input reference clock signals.
    Type: Grant
    Filed: September 29, 2006
    Date of Patent: July 29, 2008
    Assignee: Silicon Laboratories Inc.
    Inventors: Ronald B. Hulfachor, Srisai R. Seethamraju, Shailesh Chitnis
  • Publication number: 20080079501
    Abstract: A technique that is readily implemented in monolithic integrated circuits reduces or eliminates phase glitches when switching between input reference clock signals. The technique combines a pulsed phase-difference signal and a pulsed phase-difference compensation signal to substantially attenuate a DC component of the phase-difference signal and at least partially attenuate harmonic components of the phase-difference signal. The pulsed phase-difference compensation signal is based on an indicator of a phase difference between the input reference clock signals.
    Type: Application
    Filed: September 29, 2006
    Publication date: April 3, 2008
    Inventors: Ronald B. Hulfachor, Srisai R. Seethamraju, Shailesh Chitnis
  • Patent number: 6970043
    Abstract: A folded common cascode circuit with symmetric parallel signal paths from the differential inputs to a single ended output provides a low skew, low jitter, low power, high speed differential amplifier. The signal paths on either side of the differential amplifier are made equal with equal loads along each path. Pairs of complementary NMOS and PMOS transistor pairs with parallel complementary biasing current mirroring stacks on the cascode circuitry have all their gates connected together. The layout maintains symmetrical parallel signal paths and symmetrical amplification and impedance loading from differential input to output. Output inverters provide a higher drive capability.
    Type: Grant
    Filed: August 21, 2003
    Date of Patent: November 29, 2005
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Pravas Pradhan, Shailesh Chitnis
  • Patent number: 6870424
    Abstract: A folded common cascode circuit with symmetric parallel signal paths from the differential inputs to a single ended output provides a low skew, low jitter, low power, high speed differential in/out amplifier. There is a differential input stage followed by a load or current summation stage with all gates tied together, and then a second differential stage. The dynamic voltage range of the second stage allows for lower Vcc operation while providing improved jitter operation. The signal paths on either side of the differential amplifier are made equal with equal loads along each path. Pairs of complementary NMOS and PMOS transistor pairs with parallel complementary biasing current mirroring stacks on the cascode circuitry have all their gates connected together. The layout maintains symmetrical parallel signal paths and symmetrical amplification and impedance loading from differential input to the differential output. Output inverters provide a higher drive capability.
    Type: Grant
    Filed: August 21, 2003
    Date of Patent: March 22, 2005
    Assignee: Fairchild Semiconductor Corporation
    Inventors: Pravas Pradhan, Shailesh Chitnis
  • Publication number: 20040080369
    Abstract: A folded common cascode circuit with symmetric parallel signal paths from the differential inputs to a single ended output provides a low skew, low jitter, low power, high speed differential in/out amplifier. There is a differential input stage followed by a load or current summation stage with all gates tied together, and then a second differential stage. The dynamic voltage range of the second stage allows for lower Vcc operation while providing improved jitter operation. The signal paths on either side of the differential amplifier are made equal with equal loads along each path. Pairs of complementary NMOS and PMOS transistor pairs with parallel complementary biasing current mirroring stacks on the cascode circuitry have all their gates connected together. The layout maintains symmetrical parallel signal paths and symmetrical amplification and impedance loading from differential input to the differential output. Output inverters provide a higher drive capability.
    Type: Application
    Filed: August 21, 2003
    Publication date: April 29, 2004
    Inventors: Pravas Pradhan, Shailesh Chitnis
  • Publication number: 20040080368
    Abstract: A folded common cascode circuit with symmetric parallel signal paths from the differential inputs to a single ended output provides a low skew, low jitter, low power, high speed differential amplifier. The signal paths on either side of the differential amplifier are made equal with equal loads along each path. Pairs of complementary NMOS and PMOS transistor pairs with parallel complementary biasing current mirroring stacks on the cascode circuitry have all their gates connected together. The layout maintains symmetrical parallel signal paths and symmetrical amplification and impedance loading from differential input to output. Output inverters provide a higher drive capability.
    Type: Application
    Filed: August 21, 2003
    Publication date: April 29, 2004
    Inventors: Pravas Pradhan, Shailesh Chitnis