Patents by Inventor Shanghsuan CHIANG

Shanghsuan CHIANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230037617
    Abstract: A chip is mounted on a surface of the substrate, and the thermally conductive cover is disposed on a side that is of the chip and that is away from the substrate. There is a filling area on a surface that is of the thermally conductive cover and that faces the substrate, and the filling area is opposite to the chip. There is an accommodation cavity whose opening faces the substrate in the filling area. A thermal interface material layer is filled between the chip and a bottom surface of the accommodation cavity. Between an opening edge of the accommodation cavity and the substrate, there is a first gap connected to the accommodation cavity. The filling material encircles a side surface of the thermal interface material layer, so that the filling material separates the side surface of the thermal interface material layer from air.
    Type: Application
    Filed: October 25, 2022
    Publication date: February 9, 2023
    Inventors: Jiantao ZHENG, Nan ZHAO, Shanghsuan CHIANG, Yu JIANG, Jianbiao LU, Yiwei REN
  • Publication number: 20220278056
    Abstract: A chip package includes a substrate, a first die, a second die, and a beam structure. The first die and the second die are disposed on a side of the substrate and are electrically connected to the substrate. The beam structure is disposed between the first die and the second die. A first end of the beam structure is stacked with and fixedly connected to a part of the first die, a second end is stacked with and fixedly connected to a part of the second die, and the beam structure is insulated from and connected to the first die and the second die. A thermal expansion coefficient of the beam structure is less than a thermal expansion coefficient of the substrate.
    Type: Application
    Filed: May 17, 2022
    Publication date: September 1, 2022
    Applicant: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Nan ZHAO, Chunghsuan TSAI, Shanghsuan CHIANG
  • Patent number: 11276645
    Abstract: A chip and a packaging method thereof. In the chip, first solder pads in a first solder pad array on a first substrate are attached to corresponding second pins in second pin arrays on different dies to implement short-distance and high-density interconnection of the different dies. A molding body is used to wrap a first pin, a second pin, a first solder pad, and the first substrate, so that a fan-out unit and the first substrate are molded into an integral structure. In the integral structure, bottoms of first pins that are in a first pin array on a die and that are electrically connected to a periphery of the chip are not wrapped by the molding body.
    Type: Grant
    Filed: August 19, 2020
    Date of Patent: March 15, 2022
    Assignee: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Nan Zhao, Wenxu Xie, Junlei Tao, Shanghsuan Chiang, HuiLi Fu
  • Publication number: 20220020659
    Abstract: Embodiments of this application disclose a packaged chip and a method for manufacturing a packaged chip. The packaged chip includes a substrate, a chip, and a heat sink. The heat sink includes a first bracket, a second bracket, and a cover. The first bracket and the second bracket are disposed on the substrate. The cover is supported on the substrate by the first bracket and the second bracket. The first bracket is a sealed annular bracket. The first bracket and the cover encircle a first space. The chip is accommodated in the first space. A thermal interface material is disposed between the chip and the cover. A hole connected to the first space is provided on the cover. The hole and the first space are filled with a filling material. The second bracket is located outside the first space.
    Type: Application
    Filed: September 29, 2021
    Publication date: January 20, 2022
    Inventors: Jiantao ZHENG, Nan ZHAO, Shanghsuan CHIANG, Xiao HU, Junlei TAO, Yu JIANG, Jianbiao LU
  • Publication number: 20200381361
    Abstract: A chip and a packaging method thereof. In the chip, first solder pads in a first solder pad array on a first substrate are attached to corresponding second pins in second pin arrays on different dies to implement short-distance and high-density interconnection of the different dies. A molding body is used to wrap a first pin, a second pin, a first solder pad, and the first substrate, so that a fan-out unit and the first substrate are molded into an integral structure. In the integral structure, bottoms of first pins that are in a first pin array on a die and that are electrically connected to a periphery of the chip are not wrapped by the molding body.
    Type: Application
    Filed: August 19, 2020
    Publication date: December 3, 2020
    Applicant: HUAWEI TECHNOLOGIES CO., LTD.
    Inventors: Nan ZHAO, Wenxu XIE, Junlei TAO, Shanghsuan CHIANG, HuiLi FU