Patents by Inventor Shao-Yu Ting

Shao-Yu Ting has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140001537
    Abstract: A method for fabricating a memory device with U-shaped trap layers over rounded active region corners is disclosed. In the present invention, an STI process is performed before the charge-trapping layer is formed. Immediately after the STI process, the sharp corners of the active regions are exposed, making them available for rounding. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, a bottom oxide layer, nitride layer, and sacrificial top oxide layer are formed. An organic bottom antireflective coating applied to the charge trapping layer is planarized. Now the organic bottom antireflective coating, sacrificial top oxide layer, and nitride layer are etched, without etching the sacrificial top oxide layer and nitride layer over the active regions. After the etching the charge trapping layer has a cross-sectional U-shape appearance.
    Type: Application
    Filed: September 5, 2013
    Publication date: January 2, 2014
    Applicant: Spansion LLC
    Inventors: Shenqing FANG, Angela HUI, Shao-Yu TING, Inkuk KANG, Gang XUE
  • Patent number: 8551858
    Abstract: A method for fabricating a memory device with U-shaped trap layers over rounded active region corners is disclosed. In the present invention, an STI process is performed before the charge-trapping layer is formed. Immediately after the STI process, the sharp corners of the active regions are exposed, making them available for rounding. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, a bottom oxide layer, nitride layer, and sacrificial top oxide layer are formed. An organic bottom antireflective coating applied to the charge trapping layer is planarized. Now the organic bottom antireflective coating, sacrificial top oxide layer, and nitride layer are etched, without etching the sacrificial top oxide layer and nitride layer over the active regions. After the etching the charge trapping layer has a cross-sectional U-shape appearance.
    Type: Grant
    Filed: February 3, 2010
    Date of Patent: October 8, 2013
    Assignee: Spansion LLC
    Inventors: Shenqing Fang, Angela Hui, Shao-Yu Ting, Inkuk Kang, Gang Xue
  • Publication number: 20100133646
    Abstract: A method for fabricating a memory device with U-shaped trap layers over rounded active region corners is disclosed. In the present invention, an STI process is performed before the charge-trapping layer is formed. Immediately after the STI process, the sharp corners of the active regions are exposed, making them available for rounding. Rounding the corners improves the performance characteristics of the memory device. Subsequent to the rounding process, a bottom oxide layer, nitride layer, and sacrificial top oxide layer are formed. An organic bottom antireflective coating applied to the charge trapping layer is planarized. Now the organic bottom antireflective coating, sacrificial top oxide layer, and nitride layer are etched, without etching the sacrificial top oxide layer and nitride layer over the active regions. After the etching the charge trapping layer has a cross-sectional U-shape appearance.
    Type: Application
    Filed: February 3, 2010
    Publication date: June 3, 2010
    Inventors: Shenqing FANG, Angela HUI, Shao-Yu TING, Inkuk KANG, Gang XUE
  • Patent number: 6908361
    Abstract: A method of planarizing a semiconductor device includes the steps of providing a semiconductor substrate, forming a semiconductor component over the semiconductor substrate, depositing a doped silicate glass layer over the semiconductor component using a high density plasma chemical vapor deposition, the doped silicate glass layer forming a protrusion directly over the semiconductor component, and planarizing the doped silicate glass layer by a chemical mechanical polishing process to remove the protrusion.
    Type: Grant
    Filed: September 10, 2002
    Date of Patent: June 21, 2005
    Assignee: Winbond Electronics Corporation
    Inventors: Shao-Yu Ting, Jack Liang, Chih-Fan Wang
  • Publication number: 20050067274
    Abstract: The present invention provides an electroplating apparatus that provides a turbulent current and an even fluid flow pressure of a plating solution for uniformly distributing the flow of the plating solution over a wafer. By using the electroplating apparatus of the present invention, a metal can be grown uniformly in a via hole, and a metal layer can be uniformly formed on the wafer. Therefore, non-uniformly formed metal layer and partially filled via holes can be effectively avoided.
    Type: Application
    Filed: September 30, 2003
    Publication date: March 31, 2005
    Inventors: SHAO-YU TING, SHIH-FENG CHEN, WEI-PIN JAO, SHOU-CHI TSENG, YUAN-CHIH HSIEH
  • Publication number: 20040048480
    Abstract: A method of planarizing a semiconductor device includes the steps of providing a semiconductor substrate, forming a semiconductor component over the semiconductor substrate, depositing a doped silicate glass layer over the semiconductor component using a high density plasma chemical vapor deposition, the doped silicate glass layer forming a protrusion directly over the semiconductor component, and planarizing the doped silicate glass layer by a chemical mechanical polishing process to remove the protrusion.
    Type: Application
    Filed: September 10, 2002
    Publication date: March 11, 2004
    Inventors: Shao-Yu Ting, Jack Liang, Chih-Fan Wang
  • Patent number: 6638849
    Abstract: A dual damascene process for forming semiconductor devices containing a copper interconnect and a low-K dielectric layer on a wafer which allows the copper interconnect to be formed subsequent to the formation of the low-K dielectric layer while preventing the low-K dielectric layer from being degraded by a subsequent plasma etching.
    Type: Grant
    Filed: January 7, 2002
    Date of Patent: October 28, 2003
    Assignee: Winbond Electronics Corp.
    Inventors: Shao-Yu Ting, Jack Liang, Kuo-Ju Liu
  • Publication number: 20020192937
    Abstract: A dual damascene process for forming semiconductor devices containing a copper interconnect and a low-K dielectric layer on a wafer which allows the copper interconnect to be formed subsequent to the formation of the low-K dielectric layer while preventing the low-K dielectric layer from being degraded by a subsequent plasma etching.
    Type: Application
    Filed: January 7, 2002
    Publication date: December 19, 2002
    Inventors: Shao-Yu Ting, Jack Liang, Kuo-Ju Liu