Patents by Inventor Shashi Vyas

Shashi Vyas has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 12249577
    Abstract: An integrated circuit structure includes a first interconnect level including a first dielectric between a pair of interconnect structures, a second interconnect level above the first interconnect level. The second interconnect level includes a cap structure including a second dielectric on the first dielectric, the cap structure includes a top surface and a sidewall surface and a liner comprising a third dielectric on the top surface and on the sidewall surface.
    Type: Grant
    Filed: December 17, 2020
    Date of Patent: March 11, 2025
    Assignee: Intel Corporation
    Inventors: Shashi Vyas, Sudipto Naskar, Charles Wallace
  • Publication number: 20230299040
    Abstract: A microelectronic assembly and a method of forming same. The assembly includes: first and second microelectronic structures; and an interface layer between the two microelectronic structures including dielectric portions in registration with dielectric layers of each of the microelectronic structures, and electrically conductive portions in registration with electrically conductive structures of each of the microelectronic structures, wherein the dielectric portions include an oxide of a metal, and the electrically conductive portions include the metal.
    Type: Application
    Filed: March 18, 2022
    Publication date: September 21, 2023
    Applicant: Intel Corporation
    Inventors: Jay Prakash Gupta, Souvik Ghosh, Kimin Jun, Bhupendra Kumar, Shashi Vyas, Anup Pancholi
  • Publication number: 20220199544
    Abstract: An integrated circuit structure includes a first interconnect level including a first dielectric between a pair of interconnect structures, a second interconnect level above the first interconnect level. The second interconnect level includes a cap structure including a second dielectric on the first dielectric, the cap structure includes a top surface and a sidewall surface and a liner comprising a third dielectric on the top surface and on the sidewall surface.
    Type: Application
    Filed: December 17, 2020
    Publication date: June 23, 2022
    Applicant: Intel Corporation
    Inventors: Shashi Vyas, Sudipto Naskar, Charles Wallace
  • Publication number: 20220130721
    Abstract: Methods for fabricating an IC structure by applying self-assembled monolayers (SAMs) are disclosed. An example IC structure includes a stack of three metallization layers provided over a support structure, where the first metallization layer includes a bottom metal line, the third metallization layer includes a top metal line, and the second metallization layer includes a via coupled between the bottom metal line and the top metal line, where via's sidewalls are enclosed by a first dielectric material. Application of one or more SAMs results in at least a portion of the via's sidewalls being lined with a second dielectric material so that the second dielectric material is between the first dielectric material and an electrically conductive material of the via, where the dielectric constant of the second dielectric material is higher than that of the first dielectric material and lower than about 6.
    Type: Application
    Filed: October 22, 2020
    Publication date: April 28, 2022
    Applicant: Intel Corporation
    Inventors: Guillaume Bouche, Shashi Vyas, Akm Shaestagir Chowdhury, Andy Chih-Hung Wei, Charles Henry Wallace