Patents by Inventor Shawn Boshart

Shawn Boshart has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130298090
    Abstract: The invention may be embodied in a network resistor model analysis tool for an Electrical Rule Checking (ERC) system. The network resistor model analysis tool typically includes, but need not be limited to, (i) a recursive, deterministic resistor path algorithm that identifies all valid resistor paths from a start net to a stopping net in a netlist corresponding to an analog circuit, (ii) a programming representation algorithm complete for representing the resistor paths in a programmatic format accessible through an application program interface, and (iii) a recursive, deterministic resistance value algorithm that solves the programmatically represented network to determine a total resistance value for each valid path and each resistor leg in each valid path.
    Type: Application
    Filed: May 2, 2012
    Publication date: November 7, 2013
    Applicant: LSI CORPORATION
    Inventors: Joseph A. Gmitter, Shawn Boshart
  • Patent number: 8464202
    Abstract: A parameterizable design system is for use with semiconductor analog circuits and includes an interface unit connected to provide access to the system, a database unit connected to supply a library of parameterizable analog building blocks for a design entity, and a parameterization unit connected to select a parameter for one of the library of parameterizable analog building blocks to meet a design specification of the design entity. Additionally, the parameterizable design system may also include a simulation unit connected to simulate an operation of the design entity employing the parameter, and an analyzer unit connected to analyze a sensitivity of the parameter for the design entity based on the design specification. A method of designing a semiconductor analog circuit is also included.
    Type: Grant
    Filed: May 24, 2011
    Date of Patent: June 11, 2013
    Assignee: LSI Corporation
    Inventors: Shawn Boshart, Shahriar Moinian, Joshua Williams, Hong-Ha Vuong
  • Publication number: 20120304140
    Abstract: A parameterizable design system is for use with semiconductor analog circuits and includes an interface unit connected to provide access to the system, a database unit connected to supply a library of parameterizable analog building blocks for a design entity, and a parameterization unit connected to select a parameter for one of the library of parameterizable analog building blocks to meet a design specification of the design entity. Additionally, the parameterizable design system may also include a simulation unit connected to simulate an operation of the design entity employing the parameter, and an analyzer unit connected to analyze a sensitivity of the parameter for the design entity based on the design specification. A method of designing a semiconductor analog circuit is also included.
    Type: Application
    Filed: May 24, 2011
    Publication date: November 29, 2012
    Inventors: Shawn Boshart, Shahriar Moinian, Joshua Williams, Hong-ha Vuong
  • Patent number: 7340697
    Abstract: Methods and apparatus are described that allow an integrated circuit designer to design integrated circuits for more than one process technology using a single master design environment. The master design environment is achieved, in part, by the creation of a centralized master database that comprises device models belonging to more than one process technology. Creation of the master database occurs by parsing a plurality of external databases comprising device models belonging to more than one process technology. The use of a single master design environment simplifies the task of designing an integrated circuit, and also reduces the chance of error.
    Type: Grant
    Filed: December 22, 2004
    Date of Patent: March 4, 2008
    Assignee: Agere Systems Inc.
    Inventors: Shawn Boshart, Jee-Hoon Krska, John Gavin Lentz, Joshua Williams
  • Publication number: 20060136860
    Abstract: Methods and apparatus are described that allow an integrated circuit designer to design integrated circuits for more than one process technology using a single master design environment. The master design environment is achieved, in part, by the creation of a centralized master database that comprises device models belonging to more than one process technology. Creation of the master database occurs by parsing a plurality of external databases comprising device models belonging to more than one process technology. The use of a single master design environment simplifies the task of designing an integrated circuit, and also reduces the chance of error.
    Type: Application
    Filed: December 22, 2004
    Publication date: June 22, 2006
    Inventors: Shawn Boshart, Jee-Hoon Krska, John Lentz, Joshua Williams