Patents by Inventor Shawn T. Walsh

Shawn T. Walsh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7927987
    Abstract: Methods and devices for preventing channeling of dopants during ion implantation are provided. The method includes providing a semiconductor substrate and depositing a sacrificial scattering layer over at least a portion a surface of the substrate, wherein the sacrificial scattering layer includes an amorphous material. The method further includes ion implanting a dopant through the sacrificial scattering layer to within a depth profile in the substrate. Subsequently, the sacrificial scattering layer can be removed such that erosion of the substrate surface is less than one percent of a thickness of the sacrificial scattering layer.
    Type: Grant
    Filed: March 27, 2007
    Date of Patent: April 19, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Shawn T. Walsh, Dong Joo Bae, Vikram N. Doshi
  • Publication number: 20080242018
    Abstract: Methods and devices for preventing channeling of dopants during ion implantation are provided. The method includes providing a semiconductor substrate and depositing a sacrificial scattering layer over at least a portion a surface of the substrate, wherein the sacrificial scattering layer includes an amorphous material. The method further includes ion implanting a dopant through the sacrificial scattering layer to within a depth profile in the substrate. Subsequently, the sacrificial scattering layer can be removed such that erosion of the substrate surface is less than one percent of a thickness of the sacrificial scattering layer.
    Type: Application
    Filed: March 27, 2007
    Publication date: October 2, 2008
    Inventors: Shawn T. Walsh, Dong Joo Bae, Vikram N. Doshi
  • Patent number: 6908800
    Abstract: A mixed voltage CMOS process for high reliability and high performance core transistors and input-output transistors with reduced mask steps. A gate stack (30) is formed over the silicon substrate (10). Ion implantation is performed of a first species and a second species to produce the doping profiles (70, 80, 90, 100) in the input-output transistors.
    Type: Grant
    Filed: May 18, 2000
    Date of Patent: June 21, 2005
    Assignee: Texas Instruments Incorporated
    Inventors: Youngmin Kim, Shawn T. Walsh
  • Patent number: 6686283
    Abstract: A method for forming planar isolation structures for integrated circuits. A etch barrier is formed over the isolation fill material and an etch back is performed to remove material above unetched portions of the substrate. The exposed fill material is etched and planarized to form a planar isolation structure.
    Type: Grant
    Filed: February 4, 2000
    Date of Patent: February 3, 2004
    Assignee: Texas Instruments Incorporated
    Inventors: Shawn T. Walsh, John E. Campbell, Somit Joshi, James B. Friedmann, Michael J. McGranaghan, Janice D. Makos, Arun Sivasothy, Troy A. Yocum, Jaideep Mavoori, Wayne A. Bather, Joe G. Tran, Ju-Ai Ruan, Michelle L. Hartsell, Gregory B. Shinn
  • Patent number: 6228741
    Abstract: A method is given for removing excess oxide from active areas after shallow trench isolation, without the use of chemical-mechanical polishing. A nitride mask protects active areas during the etch of isolation trenches. The trenches are filled with oxide, using high density plasma deposition, which simultaneously etches, providing a sloping contour around the isolation trenches. A further layer of nitride is used to provide a cap over the trench which seals to the underlying layer of nitride. The cap layer of nitride receives a patterned etch to remove the cap only over the active areas. This allows a selective etch to remove the excess oxide, which can be followed by a selective etch to remove the nitride layers.
    Type: Grant
    Filed: January 11, 1999
    Date of Patent: May 8, 2001
    Assignee: Texas Instruments Incorporated
    Inventors: Shawn T. Walsh, John E. Campbell, James B. Friedmann, Thomas M. Parrill, Der'E Jan, Joshua J. Robbins, Byron T. Ahlburn, Sue Ellen Crank
  • Patent number: 6107147
    Abstract: A method of forming a poly-silicide gate electrode (102). The polysilicon deposition is broken into two steps. After the first polysilicon layer (102a) is formed, a very thin oxide (102b) is formed thereover. Polysilicon deposition then continues to form a second polysilicon layer (102c). The oxide layer (102b) inhibits grain growth resulting in a smaller grain size for the second polysilicon layer (102c). Prior to silicide formation, a pre-amorphization implant is performed to amorphize the second polysilicon layer (102c) and possibly some of the first polysilicon layer (102a) as well. Titanium is deposited and reacted with the polysilicon layers to form a silicide. The silicide process consumes the interface between polysilicon layers (102a & 102c) and possibly a portion of the first polysilicon layer (102a). The resulting silicide layer has a more uniform sheet resistance.
    Type: Grant
    Filed: December 2, 1999
    Date of Patent: August 22, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Youngmin Kim, Shawn T. Walsh, Jaideep Mavoori
  • Patent number: 5095216
    Abstract: A method of fabricating an infrared detector and the detector comprising providing a semiconductor layer of group II-VI material, providing an electrically insulating layer having vias therethrough at predetermined locations and having a coefficient of thermal expansion which substantially tracks the coefficient of thermal expansion of said layer, securing the semiconductor layer to the insulating layer, forming infrared detector elements on the semiconductor layer and vias through the semiconductor layer aligned with the vias through the insulating layer, securing the combined semiconductor and insulating layers to the surface of a signal processing semiconductor chip and forming electrical interconnects between the detector elements and the chip through the vias.
    Type: Grant
    Filed: September 24, 1990
    Date of Patent: March 10, 1992
    Assignee: Texas Instruments Incorporated
    Inventor: Shawn T. Walsh
  • Patent number: 4801558
    Abstract: The disclosure relates to a system for protecting HgCdTe and the like MIS arrays from breakdown during fabrication due to electrostatic charge buildup on the array capacitors. This is accomplished by building into the structure a short circuit across the capacitor plates with a fuse region therein that will evaporate when a voltage is placed thereacross which is sufficient to cause evaporation and low enough not to damage the capacitors.
    Type: Grant
    Filed: July 29, 1987
    Date of Patent: January 31, 1989
    Assignee: Texas Instruments Incorporated
    Inventors: Arturo Simmons, Shawn T. Walsh, Charles G. Roberts
  • Patent number: 4714949
    Abstract: The disclosure relates to a system for protecting HgCdTe and the like MIS arrays from breakdown during fabrication due to electrostatic charge buildup on the array capacitors. This is accomplished by building into the structure a short circuit across the capacitor plates with a fuse region therein that will evaporate when a voltage is placed thereacross which is sufficient to cause evaporation and low enough not to damage the capacitors.
    Type: Grant
    Filed: September 12, 1986
    Date of Patent: December 22, 1987
    Assignee: Texas Instruments Incorporated
    Inventors: Arturo Simmons, Shawn T. Walsh, Charles G. Roberts