Patents by Inventor Shen Yu Huang

Shen Yu Huang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9589092
    Abstract: A method for co-designing a flip-chip and an interposer is provided. Information regarding I/O pads, power pins and IR constraints of the flip-chip is obtained. A bump planning procedure is performed to obtain a total number of micro bumps of the flip-chip according to the information, and obtain a minimum conductance of each of the power pins of the flip-chip according to a bump placement of the micro bumps of the flip-chip. A chip-interposer routing procedure is performed to obtain a Re-Distribution Layer (RDL) routing of the flip-chip and an interposer routing of the interposer according to the minimum conductance of the power pins of the flip-chip.
    Type: Grant
    Filed: November 18, 2014
    Date of Patent: March 7, 2017
    Assignee: MEDIATEK INC.
    Inventors: Jia-Wei Fang, Chi-Jih Shih, Shen-Yu Huang
  • Patent number: 9552452
    Abstract: The present invention provides a method for flip chip packaging co-design. The method comprises steps of: providing an I/O pad information of a chip and a connection information of a PCB; performing a first I/O pad placement according to the I/O pad information of the chip and the connection information of the PCB; utilizing a RDL routing analysis device to perform a bump pad pitch analysis for the first I/O pad placement of the chip to generate a bump pad pitch analysis result; performing a bump pad planning for a package according to the bump pad pitch analysis result to generate a bump pad planning result; and performing a second I/O pad placement for the chip according to the bump pad planning result to generate an I/O pad placement result.
    Type: Grant
    Filed: March 31, 2016
    Date of Patent: January 24, 2017
    Assignee: MEDIATEK INC.
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Publication number: 20160217244
    Abstract: The present invention provides a method for flip chip packaging co-design. The method comprises steps of: providing an I/O pad information of a chip and a connection information of a PCB; performing a first I/O pad placement according to the I/O pad information of the chip and the connection information of the PCB; utilizing a RDL routing analysis device to perform a bump pad pitch analysis for the first I/O pad placement of the chip to generate a bump pad pitch analysis result; performing a bump pad planning for a package according to the bump pad pitch analysis result to generate a bump pad planning result; and performing a second I/O pad placement for the chip according to the bump pad planning result to generate an I/O pad placement result.
    Type: Application
    Filed: March 31, 2016
    Publication date: July 28, 2016
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Publication number: 20160190083
    Abstract: The present invention provides a flip chip scheme and a method of forming the flip chip scheme. The flip chip scheme comprises: a plurality of bumps, some of the bumps arranged in a first pattern, respectively, and some of the bumps arranged in a second pattern different from the first pattern, respectively; wherein the first pattern is an equilateral triangle arranged by three bumps, and the second pattern is a square arranged by four bumps. The method comprises: arranging some of the bumps in a first pattern, respectively, and arranging some of the bumps in a second pattern different from the first pattern, respectively; wherein the first pattern is an equilateral triangle arranged by three bumps, and the second pattern is a square arranged by four bumps.
    Type: Application
    Filed: March 2, 2015
    Publication date: June 30, 2016
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Patent number: 9379079
    Abstract: The present invention provides a flip chip scheme and a method of forming the flip chip scheme. The flip chip scheme comprises: a plurality of bumps, some of the bumps arranged in a first pattern, respectively, and some of the bumps arranged in a second pattern different from the first pattern, respectively; wherein the first pattern is an equilateral triangle arranged by three bumps, and the second pattern is a square arranged by four bumps. The method comprises: arranging some of the bumps in a first pattern, respectively, and arranging some of the bumps in a second pattern different from the first pattern, respectively; wherein the first pattern is an equilateral triangle arranged by three bumps, and the second pattern is a square arranged by four bumps.
    Type: Grant
    Filed: March 2, 2015
    Date of Patent: June 28, 2016
    Assignee: MEDIATEK INC.
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Patent number: 9374089
    Abstract: An embodiment of the invention provides an isolation cell for isolating a second power domain from a first power domain. The isolation cell includes an input terminal capable of receiving a first signal of the first power domain, an output terminal capable of outputting an output signal with a predetermined logic state to the second power domain, a first power terminal and a second power terminal. The first power terminal is capable of receiving a voltage from a power source, the power source is different from a first power source of the first power domain, and the isolation cell is powered by the voltage.
    Type: Grant
    Filed: December 5, 2011
    Date of Patent: June 21, 2016
    Assignee: MEDIATEK INC.
    Inventors: Shen-Yu Huang, Peng-Chuan Huang
  • Patent number: 9305131
    Abstract: The present invention provides a method for flip chip packaging co-design. The method comprises steps of: providing an I/O pad information of a chip and a connection information of a PCB; performing a first I/O pad placement according to the I/O pad information of the chip and the connection information of the PCB; utilizing a RDL routing analysis device to perform a bump pad pitch analysis for the first I/O pad placement of the chip to generate a bump pad pitch analysis result; performing a bump pad planning for a package according to the bump pad pitch analysis result to generate a bump pad planning result; and performing a second I/O pad placement for the chip according to the bump pad planning result to generate an I/O pad placement result.
    Type: Grant
    Filed: November 7, 2014
    Date of Patent: April 5, 2016
    Assignee: MEDIATEK INC.
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Publication number: 20150154336
    Abstract: The present invention provides a method for flip chip packaging co-design. The method comprises steps of: providing an I/O pad information of a chip and a connection information of a PCB; performing a first I/O pad placement according to the I/O pad information of the chip and the connection information of the PCB; utilizing a RDL routing analysis device to perform a bump pad pitch analysis for the first I/O pad placement of the chip to generate a bump pad pitch analysis result; performing a bump pad planning for a package according to the bump pad pitch analysis result to generate a bump pad planning result; and performing a second I/O pad placement for the chip according to the bump pad planning result to generate an I/O pad placement result.
    Type: Application
    Filed: November 7, 2014
    Publication date: June 4, 2015
    Inventors: Jia-Wei Fang, Shen-Yu Huang
  • Publication number: 20150154337
    Abstract: A method for co-designing a flip-chip and an interposer is provided. Information regarding I/O pads, power pins and IR constraints of the flip-chip is obtained. A bump planning procedure is performed to obtain a total number of micro bumps of the flip-chip according to the information, and obtain a minimum conductance of each of the power pins of the flip-chip according to a bump placement of the micro bumps of the flip-chip. A chip-interposer routing procedure is performed to obtain a Re-Distribution Layer (RDL) routing of the flip-chip and an interposer routing of the interposer according to the minimum conductance of the power pins of the flip-chip.
    Type: Application
    Filed: November 18, 2014
    Publication date: June 4, 2015
    Inventors: Jia-Wei FANG, Chi-Jih SHIH, Shen-Yu HUANG
  • Patent number: 8640074
    Abstract: A digital circuit block includes first to fourth conducting segments, a digital logic, first and second conducting layers, and a dielectric layer. The first and second conducting segments are coupled to first and second supply voltages, respectively. The digital logic and dielectric layer are between the first and second conducting segments. The third conducting segment includes a first end electrically connected to the first conducting segment, a second end not electrically connected to the second conducting segment, and a first portion located at the first conducting layer. The fourth conducting segment includes a first end electrically connected to the second conducting segment, a second end not electrically connected to the first conducting segment, and a second portion located at the second conducting layer. The first and second portions and dielectric layer are formed a first capacitive element to reduce the supply voltage drop between the first and second supply voltages.
    Type: Grant
    Filed: November 17, 2011
    Date of Patent: January 28, 2014
    Assignee: Mediatek Inc.
    Inventors: Shen-Yu Huang, Chih-Ching Lin
  • Publication number: 20130140905
    Abstract: An embodiment of the invention provides an isolation cell for isolating a second power domain from a first power domain. The isolation cell includes an input terminal capable of receiving a first signal of the first power domain, an output terminal capable of outputting an output signal with a predetermined logic state to the second power domain, a first power terminal and a second power terminal The first power terminal is capable of receiving a voltage from a power source, the power source is different from a first power source of the first power domain, and the isolation cell is powered by the voltage.
    Type: Application
    Filed: December 5, 2011
    Publication date: June 6, 2013
    Applicant: MEDIATEK INC.
    Inventors: Shen-Yu Huang, Peng-Chuan Huang
  • Publication number: 20120056488
    Abstract: A digital circuit block includes first to fourth conducting segments, a digital logic, first and second conducting layers, and a dielectric layer. The first and second conducting segments are coupled to first and second supply voltages, respectively. The digital logic and dielectric layer are between the first and second conducting segments. The third conducting segment includes a first end electrically connected to the first conducting segment, a second end not electrically connected to the second conducting segment, and a first portion located at the first conducting layer. The fourth conducting segment includes a first end electrically connected to the second conducting segment, a second end not electrically connected to the first conducting segment, and a second portion located at the second conducting layer. The first and second portions and dielectric layer are formed a first capacitive element to reduce the supply voltage drop between the first and second supply voltages.
    Type: Application
    Filed: November 17, 2011
    Publication date: March 8, 2012
    Inventors: Shen-Yu Huang, Chih-Ching Lin
  • Publication number: 20100181847
    Abstract: A method for reducing a supply voltage drop in a digital circuit block, where the digital circuit block includes a first conducting segment coupled to a first supply voltage, a second conducting segment coupled to a second supply voltage, and a digital logic coupled between the first conducting segment and the second conducting segment, the method including: constructing a third conducting segment connected to the first conducting segment and not electrically connected to the second conducting segment, wherein the third conducting segment is configured to have a first portion located at a first conducting layer; and constructing a fourth conducting segment electrically connected to the second conducting segment and not electrically connected to the first conducting segment, wherein the fourth conducting segment is configured to have a second portion located at a second conducting layer, and whereby a capacitive element is formed between the first portion and the second portion.
    Type: Application
    Filed: January 22, 2009
    Publication date: July 22, 2010
    Inventors: Shen-Yu Huang, Chih-Ching Lin
  • Patent number: 6823618
    Abstract: An advertisement light box is disclosed. The light box comprises a main frame, a panel, a light guiding structure, a light guiding source positioning device. The inner side of the panel is provided with a locking hole and the four sides of the panel can be lifted or the entire panel can be lifted by means of the fastening of connection plate, and the light box is provided with a clip for easy mounting of an advertisement material, and the four lateral sides of the light guiding structure are provided with a light guiding source fastener which is an inverted U-shaped board directly mounted to the edge of the light guiding structure so as to prevent the light guiding board to deform or to prevent the light to leak, the interior of the inverted U-shaped board is provided with light tubes, and the inner wall of the U-shaped board is coated with a silver or the like material to provide good reflection of light.
    Type: Grant
    Filed: January 13, 2003
    Date of Patent: November 30, 2004
    Inventor: Shen Yu Huang
  • Publication number: 20030136037
    Abstract: An advertisement light box is disclosed. The light box comprises a main frame, a panel, a light guiding structure, a light guiding source positioning device. The inner side of the panel is provided with a locking hole and the four sides of the panel can be lifted or the entire panel can be lifted by means of the fastening of connection plate, and the light box is provided with a clip for easy mounting of an advertisement material, and the four lateral sides of the light guiding structure are provided with a light guiding source fastener which is an inverted U-shaped board directly mounted to the edge of the light guiding structure so as to prevent the light guiding board to deform or to prevent the light to leak, the interior of the inverted U-shaped board is provided with light tubes, and the inner wall of the U-shaped board is coated with a silver or the like material to provide good reflection of light.
    Type: Application
    Filed: January 13, 2003
    Publication date: July 24, 2003
    Inventor: Shen Yu Huang