Patents by Inventor SHENG-WEN FU

SHENG-WEN FU has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230238318
    Abstract: The present disclosure relates integrated chip structure. The integrated chip structure includes a lower insulating structure disposed over a lower dielectric structure surrounding one or more lower interconnects. A bottom electrode via surrounded by one or more interior sidewalls of the lower insulating structure. The bottom electrode via includes a barrier surrounding a conductive core. A bottom electrode is arranged on the bottom electrode via, a data storage structure is over the bottom electrode, and a top electrode is over the data storage structure. The barrier includes a sidewall disposed along the one or more interior sidewalls of the lower insulating structure and a horizontally covering segment protruding outward from the sidewall to above a top surface of the lower insulating structure.
    Type: Application
    Filed: April 21, 2022
    Publication date: July 27, 2023
    Inventors: Zhen Yu Guan, Sheng-Wen Fu, Hsun-Chung Kuang
  • Patent number: 11502126
    Abstract: A method for fabricating an integrated circuit is provided. The method includes depositing an etch stop layer over an interconnect layer having a conductive feature; depositing a protective layer over the etch stop layer; depositing a first dielectric layer over the protective layer; etching a via opening in the first dielectric layer, wherein the protective layer has a higher etch resistance to etching the via opening than that of the first dielectric layer; etching a portion of the protective layer exposed by the via opening; etching a portion of the etch stop layer exposed by the via opening, such that the via opening exposes the conductive feature; forming a bottom electrode via in the via opening; and forming a memory stack over the bottom electrode via.
    Type: Grant
    Filed: November 13, 2020
    Date of Patent: November 15, 2022
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Harry-Hak-Lay Chuang, Sheng-Wen Fu, Jun-Yao Chen, Sheng-Huang Huang, Hung-Cho Wang
  • Publication number: 20220157886
    Abstract: A method for fabricating an integrated circuit is provided. The method includes depositing an etch stop layer over an interconnect layer having a conductive feature; depositing a protective layer over the etch stop layer; depositing a first dielectric layer over the protective layer; etching a via opening in the first dielectric layer, wherein the protective layer has a higher etch resistance to etching the via opening than that of the first dielectric layer; etching a portion of the protective layer exposed by the via opening; etching a portion of the etch stop layer exposed by the via opening, such that the via opening exposes the conductive feature; forming a bottom electrode via in the via opening; and forming a memory stack over the bottom electrode via.
    Type: Application
    Filed: November 13, 2020
    Publication date: May 19, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Harry-Hak-Lay CHUANG, Sheng-Wen FU, Jun-Yao CHEN, Sheng-Huang HUANG, Hung-Cho WANG
  • Publication number: 20140268831
    Abstract: A heat dissipating device includes a main body and a working fluid. The main body has a plurality of hollow chambers formed therein. The working fluid is disposed in the plurality of hollow chambers. The plurality of hollow chambers may be communicated or not communicated with each other.
    Type: Application
    Filed: February 25, 2014
    Publication date: September 18, 2014
    Applicant: Jun Zhan Technology Co., LTD.
    Inventors: Chuan-Feng Shih, Sheng-Wen Fu, Hsuan-Ta Wu, Chih-Ming Lai, Jon-Lian Kwo
  • Publication number: 20130039012
    Abstract: The present invention relates to a heat dissipation device, including at least one semiconductor device, at least one first substrate and a cooling substance. The first substrate has a first surface, a second surface and at least one hole, wherein the semiconductor device is located on the first surface of the first substrate, and the hole is opened at the second surface of the first substrate and corresponds to the semiconductor device. The cooling substance is used for flowing in the hole and taking away heat from the semiconductor device, wherein the cooling substance is in contact with the first substrate. Thereby, the temperature of the semiconductor device can be reduced efficiently.
    Type: Application
    Filed: August 7, 2012
    Publication date: February 14, 2013
    Applicant: ALL REAL TECHNOLOGY CO., LTD.
    Inventors: CHUAN-FENG SHIH, JON-LIAN KWO, SHENG-WEN FU, HSUAN-TA WU
  • Patent number: D702394
    Type: Grant
    Filed: July 17, 2013
    Date of Patent: April 8, 2014
    Assignee: All Real Technology Co., Ltd.
    Inventors: Chuan-Feng Shih, Sheng-Wen Fu, Hsuan-Ta Wu, Chih-Ming Lai
  • Patent number: D706973
    Type: Grant
    Filed: July 17, 2013
    Date of Patent: June 10, 2014
    Assignee: Jun Zhan Technology Co., Ltd.
    Inventors: Chuan-Feng Shih, Sheng-Wen Fu, Hsuan-Ta Wu, Chih-Ming Lai