Patents by Inventor Shetti Shanmukheshwara Rao

Shetti Shanmukheshwara Rao has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9177620
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Grant
    Filed: March 20, 2014
    Date of Patent: November 3, 2015
    Assignee: PS4 Luxco S.a.r.l.
    Inventors: Shetti Shanmukheshwara Rao, Ankur Goel
  • Publication number: 20140204692
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Application
    Filed: March 20, 2014
    Publication date: July 24, 2014
    Applicant: Elpida Memory, Inc.
    Inventors: Shetti Shanmukheshwara Rao, Ankur GOEl
  • Patent number: 8699281
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Grant
    Filed: July 17, 2012
    Date of Patent: April 15, 2014
    Assignee: Elpida Memory Inc.
    Inventors: Shetti Shanmukheshwara Rao, Ankur Goel
  • Publication number: 20120281486
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Application
    Filed: July 17, 2012
    Publication date: November 8, 2012
    Applicant: Elpida Memory, Inc
    Inventors: Shetti Shanmukheshwara Rao, Ankur Goel
  • Patent number: 8259509
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Grant
    Filed: August 18, 2009
    Date of Patent: September 4, 2012
    Assignee: Elpida Memory, Inc.
    Inventors: Shetti Shanmukheshwara Rao, Ankur Goel
  • Patent number: 7724051
    Abstract: A DLL circuit includes a delay line for delaying a clock signal, the delay line including a plurality of cascade-connected variable delay elements, the variable delay elements having a differential circuit structure in which a delay value thereof can be varied by a bias current, a first controller for setting the bias current, and a second controller for selecting an output-producing variable delay element from the plural its of the variable delay elements.
    Type: Grant
    Filed: August 15, 2008
    Date of Patent: May 25, 2010
    Assignee: Elpida Memory, Inc.
    Inventors: Bhawna Tomar, Krishman S. Rengarajan, Shetti Shanmukheshwara Rao
  • Publication number: 20100039871
    Abstract: A semiconductor memory device includes an I/O line for transmitting read data that has been read from a memory cell, a plurality of driver circuits for driving the I/O line on the basis of the read data, a read circuit for receiving the read data transmitted through the I/O line, and an assist circuit for amplifying the read data transmitted through the I/O line. The assist circuit is disposed farther away from a prescribed drive circuit included in the plurality of drive circuits as viewed from the read circuit. The signal level can thereby rapidly change levels even in memories having relatively long I/O lines.
    Type: Application
    Filed: August 18, 2009
    Publication date: February 18, 2010
    Applicant: ELPIDA MEMORY, Inc.
    Inventors: Shetti Shanmukheshwara Rao, Ankur Goel
  • Publication number: 20090189658
    Abstract: There is provided a DLL circuit that uses a small amount of area on a chip, and is compatible with a wide range of clock frequencies. The DLL circuit has a delay line 210 for delaying an external clock signal CLK, and a control circuit for controlling a delay value by using the delay line 210. The delay line 210 has a plurality of cascade connected variable delay elements 500. The variable delay elements 500 have a differential circuit structure for varying the delay value by using a bias current. The control circuit has a first controller 300 for setting the bias current, and a second controller 400 for selecting an output-producing variable delay element from among the plurality of variable delay elements 500. According to the present invention, it is possible to handle a wide variety of clock frequencies by using a low number of stages, since the delay line is configured from variable delay elements.
    Type: Application
    Filed: August 15, 2008
    Publication date: July 30, 2009
    Applicant: Elpida Memory, Inc.
    Inventors: Bhawna Tomar, Krishman S. Rengarajan, Shetti Shanmukheshwara Rao