Patents by Inventor Shiau Shi LIN

Shiau Shi LIN has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250038096
    Abstract: A semiconductor chip package may include a lead frame having a first surface and a second surface opposite to each other. A groove may be provided on the first surface of the lead frame and filled with an adhesive. A width of the groove is not greater than a width of the semiconductor chip. A semiconductor chip may be disposed over the groove and affixed to the lead frame through the adhesive in the groove. A carrier may be disposed on the second surface of the lead frame. A method for manufacturing the semiconductor chip package is also provided.
    Type: Application
    Filed: August 27, 2024
    Publication date: January 30, 2025
    Inventor: Shiau-Shi Lin
  • Patent number: 12205934
    Abstract: The present invention relates to an electronic component package and a manufacturing method therefor. In an embodiment, the electronic component package comprises: a first metal layer, a high-voltage transistor semiconductor die, a first molding compound layer, a second metal layer, a first vertical connection structure, a second vertical connection structure, a control circuit bare chip, and a second molding compound layer. In the electronic component package of the present invention, a lead frame and electrical leads are replaced with the metal layers and the vertical connection structures, so that the position of the electrical connection of the chip is more flexible and the heat dissipation effect is better. Compared with the lead frames and the electrical leads, the electronic component package of the present disclosure is more suitable for packaging high-voltage or high-current chips.
    Type: Grant
    Filed: July 29, 2024
    Date of Patent: January 21, 2025
    Assignee: Diodes Incorporated
    Inventor: Shiau-Shi Lin
  • Publication number: 20240387485
    Abstract: The present invention relates to an electronic component package and a manufacturing method therefor. In an embodiment, the electronic component package comprises: a first metal layer, a high-voltage transistor semiconductor die, a first molding compound layer, a second metal layer, a first vertical connection structure, a second vertical connection structure, a control circuit bare chip, and a second molding compound layer. In the electronic component package of the present invention, a lead frame and electrical leads are replaced with the metal layers and the vertical connection structures, so that the position of the electrical connection of the chip is more flexible and the heat dissipation effect is better. Compared with the lead frames and the electrical leads, the electronic component package of the present disclosure is more suitable for packaging high-voltage or high-current chips.
    Type: Application
    Filed: July 29, 2024
    Publication date: November 21, 2024
    Applicant: Diodes Incorporated
    Inventor: Shiau-Shi Lin
  • Patent number: 12113008
    Abstract: A semiconductor chip package may include a lead frame having a first surface and a second surface opposite to each other. A groove may be provided on the first surface of the lead frame and filled with an adhesive. A semiconductor chip may be disposed over the first groove and affixed on the first surface of the lead frame through the adhesive in the first groove. A carrier may be disposed on the second surface of the lead frame. A method for manufacturing the semiconductor chip package is also provided.
    Type: Grant
    Filed: January 25, 2024
    Date of Patent: October 8, 2024
    Assignee: Diodes Incorporated
    Inventor: Shiau-Shi Lin
  • Patent number: 10978403
    Abstract: A package structure includes a substrate, a first capacitor, a System on Chip unit and a wiring layer. The first capacitor is provided on the substrate. The System on Chip unit is bonded with the first capacitor in a first dielectric layer. The wiring layer is configured to electrically couple the first capacitor and the System on Chip unit. The wiring layer is provided on the first dielectric layer through a second dielectric layer.
    Type: Grant
    Filed: January 30, 2019
    Date of Patent: April 13, 2021
    Assignee: DELTA ELECTRONICS, INC.
    Inventors: Liang-Cheng Wang, Shiau-Shi Lin
  • Patent number: 10741644
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate; an active layer disposed on the substrate; a via through the active layer; and a plurality of electrodes disposed on the active layer and into the via. Additionally, a package structure that includes the semiconductor device is also provided. The electrode is electrically connected to the substrate through the via.
    Type: Grant
    Filed: November 22, 2016
    Date of Patent: August 11, 2020
    Assignee: DELTA ELECTRONICS, INC.
    Inventors: Shiau-Shi Lin, Tzu-Hsuan Cheng, Hsin-Chang Tsai
  • Publication number: 20200243453
    Abstract: A package structure includes a substrate, a first capacitor, a System on Chip unit and a wiring layer. The first capacitor is provided on the substrate. The System on Chip unit is bonded with the first capacitor in a first dielectric layer. The wiring layer is configured to electrically couple the first capacitor and the System on Chip unit. The wiring layer is provided on the first dielectric layer through a second dielectric layer.
    Type: Application
    Filed: January 30, 2019
    Publication date: July 30, 2020
    Inventors: Liang-Cheng WANG, Shiau-Shi LIN
  • Patent number: 10573618
    Abstract: A package structure includes a metal carrier, a conductive adhesive layer disposed on the metal carrier, a conductive post disposed on the conductive adhesive layer, a semiconductor chip disposed on the conductive adhesive layer and laterally spaced from the conductive post, and a redistribution layer disposed on the conductive post and the semiconductor chip. The semiconductor chip includes a first terminal at an upper surface of the semiconductor chip. The first terminal of the semiconductor chip is electrically connected to the bottom surface of the semiconductor chip through the redistribution layer, the conductive post and the conductive adhesive layer.
    Type: Grant
    Filed: July 31, 2018
    Date of Patent: February 25, 2020
    Assignee: DELTA ELECTRONICS, INC.
    Inventor: Shiau-Shi Lin
  • Publication number: 20200043881
    Abstract: A package structure includes a metal carrier, a conductive adhesive layer disposed on the metal carrier, a conductive post disposed on the conductive adhesive layer, a semiconductor chip disposed on the conductive adhesive layer and laterally spaced from the conductive post, and a redistribution layer disposed on the conductive post and the semiconductor chip. The semiconductor chip includes a first terminal at an upper surface of the semiconductor chip. The first terminal of the semiconductor chip is electrically connected to the bottom surface of the semiconductor chip through the redistribution layer, the conductive post and the conductive adhesive layer.
    Type: Application
    Filed: July 31, 2018
    Publication date: February 6, 2020
    Inventor: Shiau-Shi LIN
  • Patent number: 10056319
    Abstract: A packaging structure is provided, including a substrate, a first chip, a second chip, and a conductive unit. The substrate includes a metal carrier, a patterned insulation layer disposed on the metal carrier and partially covering the metal carrier, and a patterned conductive layer disposed on the patterned insulation layer. The first chip is disposed on the metal carrier not covered by the patterned insulation layer. The second chip is disposed on the patterned conductive layer and electrically connected to the first chip by the conductive unit.
    Type: Grant
    Filed: April 11, 2017
    Date of Patent: August 21, 2018
    Assignee: DELTA ELECTRONICS, INC.
    Inventors: Chia-Yen Lee, Hsin-Chang Tsai, Peng-Hsin Lee, Shiau-Shi Lin, Tzu-Hsuan Cheng
  • Publication number: 20180145018
    Abstract: A semiconductor device is provided. The semiconductor device includes a substrate; an active layer disposed on the substrate; a via through the active layer; and a plurality of electrodes disposed on the active layer and into the via. Additionally, a package structure that includes the semiconductor device is also provided.
    Type: Application
    Filed: November 22, 2016
    Publication date: May 24, 2018
    Inventors: Shiau-Shi LIN, Tzu-Hsuan CHENG, Hsin-Chang TSAI
  • Publication number: 20170317015
    Abstract: A packaging structure is provided, including a substrate, a first chip, a second chip, and a conductive unit. The substrate includes a metal carrier, a patterned insulation layer disposed on the metal carrier and partially covering the metal carrier, and a patterned conductive layer disposed on the patterned insulation layer. The first chip is disposed on the metal carrier not covered by the patterned insulation layer. The second chip is disposed on the patterned conductive layer and electrically connected to the first chip by the conductive unit.
    Type: Application
    Filed: April 11, 2017
    Publication date: November 2, 2017
    Inventors: Chia-Yen LEE, Hsin-Chang TSAI, Peng-Hsin LEE, Shiau-Shi LIN, Tzu-Hsuan CHENG
  • Publication number: 20160260660
    Abstract: An electronic package is provided, including a substrate and a semiconductor chip. The substrate has a plurality of substrate pads. The semiconductor chip is mounted on the substrate, wherein the semiconductor chip includes a plurality of chip pads electrically connected to the substrate pads of the substrate respectively, and the substrate pads and the chip pads are both trapezoidal.
    Type: Application
    Filed: March 4, 2015
    Publication date: September 8, 2016
    Inventors: Shiau Shi LIN, Chia Yen LEE, Hsin Chang TSAI