Patents by Inventor Shigenori Ichinose

Shigenori Ichinose has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20010039643
    Abstract: A design support apparatus for semiconductor devices that is used to quickly arrange a non-logic cell for reducing electromagnetic radiation from a semiconductor device at the time of designing it. In this design support apparatus for semiconductor devices, a layout section does a layout for logic cells and wiring patterns to connect the logic cells. An arranged site detecting section detects an arranged site, being a site which contains neither the logic cells nor a prohibited area, after a layout is done by the layout section. A non-logic cell pattern store section stores non-logic cell patterns. A prohibited area containing site detecting section detects a prohibited area containing site, being a site which only contains a prohibited area. A non-logic cell arranging section arranges non-logic cells on the arranged site.
    Type: Application
    Filed: March 15, 2001
    Publication date: November 8, 2001
    Inventors: Sachi Kuroda, Toshiaki Sugioka, Toru Osajima, Shigenori Ichinose
  • Patent number: 6013924
    Abstract: A semiconductor integrated circuit includes a semiconductor chip; an inner cell region; a plurality of input/output cell regions which are located around the inner cell region, and a plurality of pads which are provided between the plurality of input/output regions and sides of the semiconductor chip. Each unit area of the plurality of input/output cell regions is assigned to a corresponding input/output cell so as to be just sufficient for the corresponding input/output cell.
    Type: Grant
    Filed: June 23, 1997
    Date of Patent: January 11, 2000
    Assignee: Fujitsu Limited
    Inventors: Toru Osajima, Noboru Yokota, Takashi Iida, Masashi Takase, Shigenori Ichinose
  • Patent number: 5388055
    Abstract: A semiconductor integrated circuit includes a substrate which has a predetermined width in a first direction and a predetermined length in a second direction which is approximately perpendicular to the first direction, a plurality of cells which are provided on the substrate and are grouped into a plurality of generally rectangular unit blocks, where each of the unit blocks are made up of cells having mutually different widths in the first direction but a common length in the second direction, first interconnections for supplying at least one power source voltage to the cells, where the first interconnections are provided independently for each unit block so as to supply the power source voltage in common to each of the cells making up the unit block, a row of first terminals of the cells, within each unit block, arranged in the first direction, a row of second terminals of the cells, within each unit block, arranged in the first direction an interconnection region at least including a region which is defined
    Type: Grant
    Filed: September 6, 1991
    Date of Patent: February 7, 1995
    Assignee: Fujitsu Limited
    Inventors: Tetsu Tanizawa, Hideo Tokuda, Shigenori Ichinose, Katuzi Hirochi, Takehito Doi
  • Patent number: 5124776
    Abstract: A semiconductor integrated circuit comprises a plurality of first hierarchical units of logic devices each including a plurality of bipolar logic devices having a polycell structure. The bipolar logic devices have a first standardized size in a first direction and are arranged in a second direction for a second standardized size in each first hierarchical unit. Each of the first hierarchical units is defined by first and second main edges extending in the second direction for the second standardized size, and first and second side edges extending in the first direction for the first standardized size. Each of the first hierarchical units consumes a generally identical electric power and has a first power feed system extending in the second direction for the second standardized size for feeding the electric power to the bipolar logic devices therein.
    Type: Grant
    Filed: March 13, 1990
    Date of Patent: June 23, 1992
    Assignee: Fujitsu Limited
    Inventors: Tetsu Tanizawa, Takehito Doi, Hideo Tokuda, Shigenori Ichinose