Patents by Inventor Shih-Hsorng Shen

Shih-Hsorng Shen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11894319
    Abstract: Embodiments include a wafer-on-wafer bonding where each wafer includes a seal ring structure around die areas defined in the wafer. Embodiments provide a further seal ring spanning the interface between the wafers. Embodiments may extend the existing seal rings of the wafers, provide an extended seal ring structure separate from the existing seal rings of the wafers, or combinations thereof.
    Type: Grant
    Filed: January 15, 2021
    Date of Patent: February 6, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Shih-Hsorng Shen, Kuan-Hsien Lee
  • Publication number: 20230402426
    Abstract: A manufacturing method of a semiconductor structure including the following steps is provided. A first substrate is provided. A first dielectric structure is formed on the first substrate. At least one first cavity is formed in the first dielectric structure. A first stress adjustment layer is formed in the first cavity. The first stress adjustment layer covers the first dielectric structure. A second substrate is provided. A second dielectric structure is formed on the second substrate. At least one second cavity is formed in the second dielectric structure. A second stress adjustment layer is formed in the second cavity. The second stress adjustment layer covers the second dielectric structure. The first stress adjustment layer and the second stress adjustment layer are bonded.
    Type: Application
    Filed: July 27, 2022
    Publication date: December 14, 2023
    Applicant: Powerchip Semiconductor Manufacturing Corporation
    Inventors: Shih-Ping Lee, Shih-Hsorng Shen, Chih-Wei Su, Yu-Chun Huo
  • Publication number: 20220359429
    Abstract: Embodiments include a wafer-on-wafer bonding where each wafer includes a seal ring structure around die areas defined in the wafer. Embodiments provide a further seal ring spanning the interface between the wafers. Embodiments may extend the existing seal rings of the wafers, provide an extended seal ring structure separate from the existing seal rings of the wafers, or combinations thereof.
    Type: Application
    Filed: July 25, 2022
    Publication date: November 10, 2022
    Inventors: Shih-Hsorng Shen, Kuan-Hsien Lee
  • Publication number: 20220037268
    Abstract: Embodiments include a wafer-on-wafer bonding where each wafer includes a seal ring structure around die areas defined in the wafer. Embodiments provide a further seal ring spanning the interface between the wafers. Embodiments may extend the existing seal rings of the wafers, provide an extended seal ring structure separate from the existing seal rings of the wafers, or combinations thereof.
    Type: Application
    Filed: January 15, 2021
    Publication date: February 3, 2022
    Inventors: Shih-Hsorng Shen, Kuan-Hsien Lee
  • Publication number: 20080174927
    Abstract: A semiconductor device formed in a semiconductor substrate for dissipating electrostatic discharge and/or accumulated charge in an integrated circuit is provided. In one embodiment, the device comprises a semiconductor substrate; a plurality of layers of metal lines formed overlying the substrate; a plurality of via plugs through intermetal dielectric layers between the layers of metal lines and wherein the via plugs interconnect the metal lines; and a dummy pad formed over the plurality of layers of metal lines, the dummy pad having a diode connected thereto and to ground for providing a discharge path for the electrostatic discharge and/or accumulated charge.
    Type: Application
    Filed: April 18, 2007
    Publication date: July 24, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Shih-Hsorng Shen, Yu-Ting Lin, Yung-Sheng Huang
  • Publication number: 20080173945
    Abstract: A semiconductor device formed in a semiconductor substrate for dissipating electrostatic discharge and/or accumulated charge in an integrated circuit is provided. In one embodiment, the device comprises a semiconductor substrate; a plurality of layers of metal lines formed overlying the substrate; a plurality of via plugs through intermetal dielectric layers between the layers of metal lines and wherein the via plugs interconnect the metal lines; and a dummy pad formed over the plurality of layers of metal lines, the dummy pad having a diode connected thereto and to ground for providing a discharge path for the electrostatic discharge and/or accumulated charge.
    Type: Application
    Filed: January 22, 2007
    Publication date: July 24, 2008
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yi-Hsun Wu, Yan-Chih Jiang, Yu-Chang Lin, Jian-Hsing Lee, Shih-Hsorng Shen, Yu-Ting Lin, Yun-Sheng Huang
  • Publication number: 20030095676
    Abstract: A hearing aid device includes a microphone, an amplifier, and a speaker. The microphone has bandpass filters, which separate incoming acoustic signals into a multiple channels. Both the microphone and the speaker have a series of amplifying elements, each with a different amplification level. By choosing which amplifying elements to switch on in the microphone and the speaker, the wearer of the hearing aid device may adjust for different amplification levels in each channel.
    Type: Application
    Filed: November 16, 2001
    Publication date: May 22, 2003
    Inventors: Shih-Hsorng Shen, Shuenn-Tsong Young, Weileun Fang