Patents by Inventor Shih-Ping Hong
Shih-Ping Hong has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20220375729Abstract: An edge ring, for a plasma etcher, may include a circular bottom portion with an opening sized to receive an electrostatic chuck supporting a semiconductor device, and a circular top portion integrally connected to a first top part of the circular bottom portion. The edge ring may include a circular chamfer portion integrally connected to a second top part of the circular bottom portion and integrally connected to a side of the circular top portion. The circular chamfer portion may include an inner surface that is angled radially outward from the opening at less than ninety degrees.Type: ApplicationFiled: July 27, 2022Publication date: November 24, 2022Inventors: Chien-Yu WANG, Hung-Bin LIN, Shih-Ping HONG, Shih-Hao CHEN, Chen-Hsiang LU, Ping-Chung LEE
-
Patent number: 11404250Abstract: An edge ring, for a plasma etcher, may include a circular bottom portion with an opening sized to receive an electrostatic chuck supporting a semiconductor device, and a circular top portion integrally connected to a first top part of the circular bottom portion. The edge ring may include a circular chamfer portion integrally connected to a second top part of the circular bottom portion and integrally connected to a side of the circular top portion. The circular chamfer portion may include an inner surface that is angled radially outward from the opening at less than ninety degrees.Type: GrantFiled: July 8, 2020Date of Patent: August 2, 2022Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.Inventors: Chien-Yu Wang, Hung-Bin Lin, Shih-Ping Hong, Shih-Hao Chen, Chen-Hsiang Lu, Ping-Chung Lee
-
Publication number: 20220013337Abstract: An edge ring, for a plasma etcher, may include a circular bottom portion with an opening sized to receive an electrostatic chuck supporting a semiconductor device, and a circular top portion integrally connected to a first top part of the circular bottom portion. The edge ring may include a circular chamfer portion integrally connected to a second top part of the circular bottom portion and integrally connected to a side of the circular top portion. The circular chamfer portion may include an inner surface that is angled radially outward from the opening at less than ninety degrees.Type: ApplicationFiled: July 8, 2020Publication date: January 13, 2022Inventors: Chien-Yu WANG, Hung-Bin LIN, Shih-Ping HONG, Shih-Hao CHEN, Chen-Hsiang LU, Ping-Chung LEE
-
Patent number: 10607848Abstract: Provided is a method of fabricating a semiconductor device including the following steps. A substrate is provided. A material layer having an opening is formed on the substrate. A first passivation material layer is formed on sidewalls of the opening and on the substrate. A treatment process is performed to the first passivation material layer to form a second passivation material layer. A first surface of the second passivation material layer and a second surface (at an inner side) of the second passivation material layer are differ in a property, and the first surface is located at a side of the second passivation material layer relatively away from the material layer.Type: GrantFiled: April 17, 2018Date of Patent: March 31, 2020Assignee: MACRONIX International Co., Ltd.Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Kuang-Chao Chen, Yen-Ju Chen
-
Publication number: 20180233375Abstract: Provided is a method of fabricating a semiconductor device including the following steps. A substrate is provided. A material layer having an opening is formed on the substrate. A first passivation material layer is formed on sidewalls of the opening and on the substrate. A treatment process is performed to the first passivation material layer to form a second passivation material layer. A first surface of the second passivation material layer and a second surface (at an inner side) of the second passivation material layer are differ in a property, and the first surface is located at a side of the second passivation material layer relatively away from the material layer.Type: ApplicationFiled: April 17, 2018Publication date: August 16, 2018Applicant: MACRONIX International Co., Ltd.Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Kuang-Chao Chen, Yen-Ju Chen
-
Patent number: 10020184Abstract: A method for cleaning a substrate is provided. The method includes providing a substrate. Metal compound residues are formed over the substrate. The method includes exposing the substrate to an organic plasma to volatilize the metal compound residues. The organic plasma is generated from a gas. The gas includes an organic gas, and the organic gas is made of a hydrocarbon compound or an alcohol compound.Type: GrantFiled: March 9, 2017Date of Patent: July 10, 2018Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTDInventors: Shih-Ping Hong, Yu-Cheng Liu
-
Patent number: 9985023Abstract: Structures and formation methods of a semiconductor device structure are provided. The semiconductor device structure includes a fin structure over a semiconductor substrate. The semiconductor device structure also includes an isolation feature over the semiconductor substrate. The fin structure is surrounded by the isolation feature. The semiconductor device structure further includes a gate stack covering the fin structure. In addition, the semiconductor device structure includes a source or drain (S/D) structure covering the fin structure. The semiconductor device structure also includes a conductive contact connected to the S/D structure. The conductive contact includes a first portion and a second portion. The second portion extends from the first portion to the S/D structure. The first portion has a first width adjoining the second portion. The second portion has a second width greater than the first width.Type: GrantFiled: February 21, 2017Date of Patent: May 29, 2018Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.Inventors: Fa-Chih Liu, Shih-Ping Hong
-
Patent number: 9953841Abstract: Provided is a method of fabricating a semiconductor device including the following steps. A substrate is provided. A material layer having an opening is formed on the substrate. A first passivation material layer is formed on sidewalls of the opening and on the substrate. A treatment process is performed to the first passivation material layer to form a second passivation material layer. A first surface of the second passivation material layer and a second surface (at an inner side) of the second passivation material layer are differ in a property, and the first surface is located at a side of the second passivation material layer relatively away from the material layer.Type: GrantFiled: May 8, 2015Date of Patent: April 24, 2018Assignee: MACRONIX International Co., Ltd.Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Kuang-Chao Chen, Yen-Ju Chen
-
Patent number: 9905509Abstract: A semiconductor interconnect structure is formed as a via with an inverted-T shape to increase the reliability of the interface between the interconnect structure and an underlying electrically conductive, e.g., copper (Cu), layer of material. The inverted-T shape effectively increases a bottom critical dimension of the via, thereby reducing and/or eliminating via degradation of the interconnect structure caused by voids in the electrically conductive layer introduced during high-temperature or stress-migration baking.Type: GrantFiled: July 25, 2014Date of Patent: February 27, 2018Assignee: MACRONIX INTERNATIONAL CO., LTD.Inventors: Yen-Lu Chen, Shih-Ping Hong, Ta Hung Yang
-
Patent number: 9825052Abstract: Provided is a memory device including a plurality of bit line layers and a plurality of supporting structures. Each bit line layer extends in a plane defined by a first direction and a second direction and has a plurality of bit lines extending along the first direction. Each bit line has a plurality of wide parts and a plurality of narrow parts arranged alternately. The supporting structures are disposed between the wide parts of the corresponding bit lines of adjacent bit line layers. Besides, each narrow part of each bit line substantially has an ellipse-like shape in cross section, and each narrow part has a rounding ratio (RR) of greater than about 30%.Type: GrantFiled: July 9, 2015Date of Patent: November 21, 2017Assignee: MACRONIX International Co., Ltd.Inventors: Yao-An Chung, Shih-Ping Hong
-
Publication number: 20170178895Abstract: A method for cleaning a substrate is provided. The method includes providing a substrate. Metal compound residues are formed over the substrate. The method includes exposing the substrate to an organic plasma to volatilize the metal compound residues. The organic plasma is generated from a gas. The gas includes an organic gas, and the organic gas is made of a hydrocarbon compound or an alcohol compound.Type: ApplicationFiled: March 9, 2017Publication date: June 22, 2017Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.Inventors: Shih-Ping HONG, Yu-Cheng LIU
-
Patent number: 9595448Abstract: A method for cleaning a plasma processing chamber is provided. The method includes introducing an organic gas into a plasma processing chamber. The organic gas includes an organic compound including carbon and hydrogen. The method includes generating an organic plasma by exciting the organic gas. The organic plasma reacts with metal compound residues over an interior surface of the plasma processing chamber to volatilize the metal compound residues into a gaseous metal compound. The method includes removing the gaseous metal compound from the plasma processing chamber.Type: GrantFiled: June 29, 2015Date of Patent: March 14, 2017Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.Inventors: Shih-Ping Hong, Yu-Cheng Liu
-
Patent number: 9589979Abstract: A memory device is described, which includes a block of memory cells comprising a plurality of stacks of horizontal active lines such as NAND string channel lines, with a plurality of vertical slices penetrated by, and surrounding, the horizontal active lines to provide a gate-all-around structure. A memory film is disposed between the horizontal active lines in the plurality of stacks and the vertical slices in the plurality of vertical slices. A 3D, horizontal channel, gate-all-around NAND flash memory is provided. A method for manufacturing a memory involves a buttress process. The buttress process enables horizontal channel, gate-all-around structures.Type: GrantFiled: November 19, 2014Date of Patent: March 7, 2017Assignee: MACRONIX INTERNATIONAL CO., LTD.Inventor: Shih-Ping Hong
-
Publication number: 20170053867Abstract: Provided is a memory device including a plurality of first conductive line layers, a plurality of support structures, and a charge storage layer. Each of the first conductive line layers extends along a plane defined by a first direction and a second direction. Each of the first conductive line layers includes a plurality of first conductive lines extending along the first direction. The support structures are located between the adjacent first conductive line layers. The charge storage layer covers upper surfaces, lower surfaces, and two side surfaces of the first conductive lines and surfaces of the support structures.Type: ApplicationFiled: August 17, 2015Publication date: February 23, 2017Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Yao-An Chung
-
Patent number: 9559049Abstract: Provided is a memory device including a plurality of first conductive line layers, a plurality of support structures, and a charge storage layer. Each of the first conductive line layers extends along a plane defined by a first direction and a second direction. Each of the first conductive line layers includes a plurality of first conductive lines extending along the first direction. The support structures are located between the adjacent first conductive line layers. The charge storage layer covers upper surfaces, lower surfaces, and two side surfaces of the first conductive lines and surfaces of the support structures.Type: GrantFiled: August 17, 2015Date of Patent: January 31, 2017Assignee: MACRONIX International Co., Ltd.Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Yao-An Chung
-
Publication number: 20170011995Abstract: Provided is a memory device including a plurality of bit line layers and a plurality of supporting structures. Each bit line layer extends in a plane defined by a first direction and a second direction and has a plurality of bit lines extending along the first direction. Each bit line has a plurality of wide parts and a plurality of narrow parts arranged alternately. The supporting structures are disposed between the wide parts of the corresponding bit lines of adjacent bit line layers. Besides, each narrow part of each bit line substantially has an ellipse-like shape in cross section, and each narrow part has a rounding ratio (RR) of greater than about 30%.Type: ApplicationFiled: July 9, 2015Publication date: January 12, 2017Inventors: Yao-An Chung, Shih-Ping Hong
-
Publication number: 20160379833Abstract: A method for cleaning a plasma processing chamber is provided. The method includes introducing an organic gas into a plasma processing chamber. The organic gas includes an organic compound including carbon and hydrogen. The method includes generating an organic plasma by exciting the organic gas. The organic plasma reacts with metal compound residues over an interior surface of the plasma processing chamber to volatilize the metal compound residues into a gaseous metal compound. The method includes removing the gaseous metal compound from the plasma processing chamber.Type: ApplicationFiled: June 29, 2015Publication date: December 29, 2016Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTDInventors: Shih-Ping HONG, Yu-Cheng LIU
-
Publication number: 20160329243Abstract: Provided is a method of fabricating a semiconductor device including the following steps. A substrate is provided. A material layer having an opening is formed on the substrate. A first passivation material layer is formed on sidewalls of the opening and on the substrate. A treatment process is performed to the first passivation material layer to form a second passivation material layer. A first surface of the second passivation material layer and a second surface (at an inner side) of the second passivation material layer are differ in a property, and the first surface is located at a side of the second passivation material layer relatively away from the material layer.Type: ApplicationFiled: May 8, 2015Publication date: November 10, 2016Inventors: Yuan-Chieh Chiu, Shih-Ping Hong, Kuang-Chao Chen, Yen-Ju Chen
-
Patent number: 9418939Abstract: A NAND-based non-volatile memory contact structure includes a trench located adjacent to layered alternating conducting and insulating layers, the layers lining sides and bottom of the trench. A portion of the trench is removed to expose a surface in which electrical connections to the conducting layers are provided on one level.Type: GrantFiled: November 12, 2014Date of Patent: August 16, 2016Assignee: Macronix International Co., Ltd.Inventors: Ming-Tsung Wu, Shih-Ping Hong
-
Publication number: 20160204123Abstract: Present example embodiments relate generally to semiconductor devices and methods of fabricating a semiconductor device comprising providing a substrate and forming a plurality of layers over the substrate. The plurality of layers comprise alternating first composition material layers and second composition material layers. The method further comprises forming an elongated post. The post extends from at least the top surface of the substrate.Type: ApplicationFiled: January 13, 2015Publication date: July 14, 2016Inventors: Ta-Hone Yang, Shih-Ping Hong, Nan-Tsu Lian, Kuang-Chao Chen