Patents by Inventor Shin Jang

Shin Jang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250095751
    Abstract: Systems, devices, methods, and circuits for managing power supply in semiconductor devices are provided. The semiconductor devices can include 3D NAND flash memory devices with high capacity and/or high performance. In one aspect, a semiconductor device includes: a voltage pump, a pump switch circuit configured to be coupled to the voltage pump, and an interface including a voltage pin coupled to the pump switch circuit. The voltage pump has an input, an output, and a series of pump stages coupled between the input and the output. The pump switch circuit is configured to provide an input voltage received at the voltage pin to a corresponding node in the voltage pump to select a corresponding number of pump stages of the series of pump stages to output a target voltage at the output of the voltage pump.
    Type: Application
    Filed: September 14, 2023
    Publication date: March 20, 2025
    Applicant: Macronix International Co., Ltd.
    Inventors: Shin-Jang Shen, Chun-Lien Su, Shih-Chou Juan
  • Patent number: 12218002
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Grant
    Filed: December 13, 2023
    Date of Patent: February 4, 2025
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung Jin Kang, Jong Min Baek, Woo Kyung You, Kyu-Hee Han, Han Seong Kim, Jang Ho Lee, Sang Shin Jang
  • Publication number: 20240128332
    Abstract: A semiconductor device comprising: a lower insulating layer; a field insulating layer on the lower insulating layer; an upper insulating layer on the field insulating layer; a first through via in the upper insulating layer; a second through via in the field insulating layer; and a third through via in the lower insulating layer, wherein the second through via is connected to the first and third through vias, and wherein a width of a top surface of the second through via is greater than a width of a bottom surface of the first through via, a width of a bottom surface of the second through via is greater than a width of a top surface of the third through via, and a width of a middle portion of the second through via is greater than the widths of the top surface and the bottom surface of the second through via.
    Type: Application
    Filed: July 11, 2023
    Publication date: April 18, 2024
    Inventors: Sang Shin JANG, Jong Min BAEK, Sun Ki MIN, Na rae OH
  • Publication number: 20240112949
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Application
    Filed: December 13, 2023
    Publication date: April 4, 2024
    Inventors: Sung Jin KANG, Jong Min BAEK, Woo Kyung YOU, Kyu-Hee HAN, Han Seong KIM, Jang Ho LEE, Sang Shin JANG
  • Patent number: 11881430
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Grant
    Filed: May 27, 2022
    Date of Patent: January 23, 2024
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung Jin Kang, Jong Min Baek, Woo Kyung You, Kyu-Hee Han, Han Seong Kim, Jang Ho Lee, Sang Shin Jang
  • Publication number: 20230411498
    Abstract: A method for fabricating semiconductor device may include forming a source/drain pattern on a fin-type pattern, forming an etch stop film and an interlayer insulating film on the source/drain pattern, forming a contact hole in the interlayer insulating film, forming a sacrificial liner along a sidewall and a bottom surface of the contact hole, performing an ion implantation process while the sacrificial liner is present, removing the sacrificial liner and forming a contact liner along the sidewall of the contact hole, and forming a source/drain contact on the contact liner. The ion implantation process may include implant impurities into the source/drain pattern. The source/drain contact may be connected to the source/drain pattern.
    Type: Application
    Filed: February 28, 2023
    Publication date: December 21, 2023
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kyu-Hee HAN, Bong Kwan BAEK, Sang Shin JANG, Koung Min RYU, Jong Min BAEK, Jung Hoo SHIN, Jun Hyuk LIM, Jung Hwan CHUN
  • Publication number: 20230395667
    Abstract: Provided is a semiconductor device including an active pattern extended in a first direction, a plurality of gate structures including a gate electrode and a gate spacer disposed to be spaced apart from each other in the first direction on the active pattern and extended in a second direction, a source/drain pattern on the active pattern, a source/drain contact on the source/drain pattern, and a contact liner structure extended along a sidewall of the source/drain contact, being in contact with the sidewall of the source/drain contact. The contact liner structure includes a first contact liner and a second contact liner on the first contact liner. The first contact liner includes a first bottom portion, and a first vertical portion protruded from the first bottom portion and extended in a third direction. A lower surface of the contact liner structure is higher than an upper surface of the source/drain pattern.
    Type: Application
    Filed: March 6, 2023
    Publication date: December 7, 2023
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyu-Hee HAN, Bong Kwan Baek, Jung Hwan Chun, Koung Min RYN, Jong Min Baek, Jung Hoo Shin, Jun Hyuk Lim, Sang Shin Jang
  • Publication number: 20230373476
    Abstract: A vehicle includes: a plurality of sensors configured to obtain state information on a nearby vehicle; and a processor that is operatively connected to the plurality of sensors. The processor is configured to: determine a degree of risk of collision between the vehicle and the nearby vehicle based on the state information on the nearby vehicle; generate a top view image based on at least one of the state information or the degree of risk of collision; and determine a collision mode which indicates whether the vehicle collides with at least on of the nearby vehicle or a predicted collision portion through an artificial neural network model using the top view image as an input.
    Type: Application
    Filed: May 19, 2023
    Publication date: November 23, 2023
    Applicants: HYUNDAI MOTOR COMPANY, KIA CORPORATION
    Inventor: Shin Jang Ho
  • Publication number: 20230326964
    Abstract: Semiconductor devices with improved performance and reliability and methods for forming the same are provided. The semiconductor devices include an active pattern extending in a first direction, gate structures spaced apart from each other in the first direction on the active pattern, a source/drain pattern on the active pattern, a source/drain contact on the source/drain pattern, and a contact liner extending along a sidewall of the source/drain contacts. A carbon concentration of the contact liner at a first point of the contact liner is different from a carbon concentration of the contact liner at a second point of the contact liner, and the first point is at a first height from an upper surface of the active pattern, the second point is at a second height from the upper surface of the active pattern, and the first height is smaller than the second height.
    Type: Application
    Filed: November 18, 2022
    Publication date: October 12, 2023
    Inventors: Bong Kwan Baek, Jun Hyuk Lim, Jung Hwan Chun, Kyu-Hee Han, Jong Min Baek, Koung Min Ryu, Jung Hoo Shin, Sang Shin Jang
  • Publication number: 20230201862
    Abstract: Provided is a slot die coating device, and more specifically, a slot die coating device in which negative pressure generation is applied into a slot die and a method of using the same. The slot die coating device includes a first main body including a first surface, a second main body including a second surface corresponding to the first surface, and located to be spaced apart from the first surface by a regular interval, a main body unit including a head lip that is a space between the first surface and the second surface, and a negative pressure generation unit installed on at least one of the first main body and the second main body.
    Type: Application
    Filed: November 19, 2022
    Publication date: June 29, 2023
    Inventors: Shin Jang, Jun Tae Kim, Ji Young Kim, Jin Seong Choi, Hyo Jong Kim
  • Publication number: 20220285207
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Application
    Filed: May 27, 2022
    Publication date: September 8, 2022
    Inventors: Sung Jin KANG, Jong Min BAEK, Woo Kyung YOU, Kyu-Hee HAN, Han Seong KIM, Jang Ho LEE, Sang Shin JANG
  • Patent number: 11348827
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Grant
    Filed: February 24, 2020
    Date of Patent: May 31, 2022
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sung Jin Kang, Jong Min Baek, Woo Kyung You, Kyu-Hee Han, Han Seong Kim, Jang Ho Lee, Sang Shin Jang
  • Patent number: 11056172
    Abstract: A flash memory and an operation method thereof are provided. The flash memory includes a plurality of memory cell strings and a pass voltage generator. Each of the memory cell strings includes a plurality of memory cells. The pass voltage generator is configured to provide a pass voltage to a plurality of word lines of a plurality of unselected memory cells of a selected memory string. During a reading operation, the pass voltage generator raises the pass voltage from a first voltage at a first time point, and raises the pass voltage to a second voltage at a second time point. The second voltage is lower than a target voltage times a preset ratio The first time point is earlier than a start time point of a bit line voltage received by the selected memory cell, and the second time point occurs at the start time point of the bit line voltage.
    Type: Grant
    Filed: April 28, 2020
    Date of Patent: July 6, 2021
    Assignee: MACRONIX INTERNATIONAL CO., LTD.
    Inventors: Che-Ping Chen, Ya-Jui Lee, Shin-Jang Shen, Yih-Shan Yang
  • Patent number: 10977990
    Abstract: A pixel includes an organic light emitting diode (OLED); a first transistor between a driving power and a first node, having a gate connected to a control line; a second transistor between the first node and a second node, having a gate connected to a second electrode of a seventh transistor; a third transistor between the second node and an anode electrode of the OLED, having a gate connected to the control line; a fourth transistor between the first node and a data line; a fifth transistor between the second node and a storage capacitor; a sixth transistor between an initialization power and the anode electrode, the fourth to sixth transistors having gates connected to a scan line; the seventh transistor connected to the initialization power and the gate of the second transistor, having a gate connected to another scan line, all transistors being oxide semiconductor thin film transistors.
    Type: Grant
    Filed: January 9, 2019
    Date of Patent: April 13, 2021
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yeong Shin Jang, Seung Hee Kuk, Si Woo Kim, Won Seok Kim, Jung Moon Kim
  • Patent number: 10916437
    Abstract: Provided herein is a method of forming micropatterns, including: forming an etching target film on a substrate; forming a photosensitivity assisting layer on the etching target film, the photosensitivity assisting layer being terminated with a hydrophilic group; forming an adhesive layer on the photosensitivity assisting layer, the adhesive layer forming a covalent bond with the hydrophilic group; forming a hydrophobic photoresist film on the adhesive layer; and patterning the photoresist film.
    Type: Grant
    Filed: December 27, 2018
    Date of Patent: February 9, 2021
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Shin Jang, Jong-Min Baek, Hoon-Seok Seo, Eui-Bok Lee, Sung-Jin Kang, Vietha Nguyen, Deok-Young Jung, Sang-Hoon Ahn, Hyeok-Sang Oh, Woo-Kyung You
  • Publication number: 20210020497
    Abstract: A semiconductor device including a first interlayer insulating film; a conductive pattern in the first interlayer insulating film; a resistance pattern on the conductive pattern; an upper etching stopper film spaced apart from the resistance pattern, extending in parallel with a top surface of the resistance pattern, and including a first metal; a lower etching stopper film on the conductive pattern, extending in parallel with a top surface of the first interlayer insulating film, and including a second metal; and a second interlayer insulating film on the upper etching stopper film and the lower etching stopper film, wherein a distance from a top surface of the second interlayer insulating film to a top surface of the upper etching stopper film is smaller than a distance from the top surface of the second interlayer insulating film to a top surface of the lower etching stopper film.
    Type: Application
    Filed: February 24, 2020
    Publication date: January 21, 2021
    Inventors: Sung Jin KANG, Jong Min BAEK, Woo Kyung YOU, Kyu-Hee HAN, Han Seong KIM, Jang Ho LEE, Sang Shin JANG
  • Patent number: 10832948
    Abstract: A semiconductor device includes a first interlayer dielectric film on a substrate, first and second wires respectively extending in a first direction within the first interlayer dielectric film, the first and second wires being adjacent to each other in a second direction different from the first direction, a hard mask pattern on the first interlayer dielectric film, the hard mask pattern including an opening, and an air gap within the first interlayer dielectric film, the air gap including a first portion overlapping vertically with the opening and a second portion not overlapping with the opening in the first direction.
    Type: Grant
    Filed: April 22, 2020
    Date of Patent: November 10, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kyu Hee Han, Jong Min Baek, Viet Ha Nguyen, Woo Kyung You, Sang Shin Jang, Byung Hee Kim
  • Patent number: 10777449
    Abstract: A semiconductor device includes a first insulating interlayer on a first region of a substrate and a second insulating interlayer on a second region of the substrate, a plurality of first wiring structures on the first insulating interlayer, the first wiring structures being spaced apart from each other, a plurality of second wiring structures filling a plurality of trenches on the second insulating interlayer, respectively, an insulation capping structure selectively on a surface of the first insulating interlayer between the first wiring structures and on a sidewall and an upper surface of each of the first wiring structures, the insulation capping structure including an insulating material, a third insulating interlayer on the first and second wiring structures, and an air gap among the first wiring structures under the third insulating interlayer.
    Type: Grant
    Filed: January 8, 2019
    Date of Patent: September 15, 2020
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Sang-Shin Jang, Woo-Kyung You, Kyu-Hee Han, Jong-Min Baek, Viet Ha Nguyen, Byung-Hee Kim
  • Patent number: 10742080
    Abstract: A rotor mechanism includes a plurality of rotor bars and a rotor core. The rotor bars are disposed along the edge of the rotor core. The rotor core has a plurality of magnetic flux-barrier units and at least one flux channel. Each magnetic flux-barrier unit extends from one of the rotor bars to another rotor bar. The flux channel passes through the flux-barrier units and surrounds an axis of the rotor core, wherein each magnetic flux-barrier unit is a magnetic flux barrier, and the area between the adjacent magnetic flux-barrier units and the flux channel are pathways for magnetic flux.
    Type: Grant
    Filed: December 19, 2017
    Date of Patent: August 11, 2020
    Assignee: INDUSTRIAL TECHNOLOGY RESEARCH INSTITUTE
    Inventors: Ming-Mao Hsu, Wen-Yang Peng, Kuo-Lin Chiu, Chau-Shin Jang
  • Publication number: 20200251376
    Abstract: A semiconductor device includes a first interlayer dielectric film on a substrate, first and second wires respectively extending in a first direction within the first interlayer dielectric film, the first and second wires being adjacent to each other in a second direction different from the first direction, a hard mask pattern on the first interlayer dielectric film, the hard mask pattern including an opening, and an air gap within the first interlayer dielectric film, the air gap including a first portion overlapping vertically with the opening and a second portion not overlapping with the opening in the first direction.
    Type: Application
    Filed: April 22, 2020
    Publication date: August 6, 2020
    Inventors: Kyu Hee HAN, Jong Min BAEK, Viet Ha NGUYEN, Woo Kyung YOU, Sang Shin JANG, Byung Hee KIM