Patents by Inventor Shin-Kuang Lin

Shin-Kuang Lin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9859377
    Abstract: A method for manufacturing an isolation structure integrated with semiconductor device includes following steps. A substrate is provided. A plurality of trenched gates is formed in the substrate. A first insulating layer and a second insulating layer are sequentially deposited on the substrate. A first etching process is performed to remove portions of the second insulating layer to expose portions of the first insulating layer. A second etching process is then performed to remove the exposed second insulating layer to expose the trenched gates and to define at least an active region.
    Type: Grant
    Filed: December 14, 2014
    Date of Patent: January 2, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Hong-Ze Lin, Chien-Ming Huang, Shin-Kuang Lin
  • Patent number: 9502508
    Abstract: A method for manufacturing an isolation structure integrated with semiconductor device includes following steps. A substrate is provided. A plurality of trenched gates is formed in the substrate. A first insulating layer and a second insulating layer are sequentially deposited on the substrate. A first etching process is performed to remove portions of the second insulating layer to expose portions of the first insulating layer. A second etching process is then performed to remove the exposed second insulating layer to expose the trenched gates and to define at least an active region.
    Type: Grant
    Filed: May 11, 2016
    Date of Patent: November 22, 2016
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Hong-Ze Lin, Chien-Ming Huang, Shin-Kuang Lin
  • Publication number: 20160254354
    Abstract: A method for manufacturing an isolation structure integrated with semiconductor device includes following steps. A substrate is provided. A plurality of trenched gates is formed in the substrate. A first insulating layer and a second insulating layer are sequentially deposited on the substrate. A first etching process is performed to remove portions of the second insulating layer to expose portions of the first insulating layer. A second etching process is then performed to remove the exposed second insulating layer to expose the trenched gates and to define at least an active region.
    Type: Application
    Filed: May 11, 2016
    Publication date: September 1, 2016
    Inventors: Hong-Ze Lin, Chien-Ming Huang, Shin-Kuang Lin
  • Publication number: 20160133479
    Abstract: A method for manufacturing an isolation structure integrated with semiconductor device includes following steps. A substrate is provided. A plurality of trenched gates is formed in the substrate. A first insulating layer and a second insulating layer are sequentially deposited on the substrate. A first etching process is performed to remove portions of the second insulating layer to expose portions of the first insulating layer. A second etching process is then performed to remove the exposed second insulating layer to expose the trenched gates and to define at least an active region.
    Type: Application
    Filed: December 14, 2014
    Publication date: May 12, 2016
    Inventors: Hong-Ze Lin, Chien-Ming Huang, Shin-Kuang Lin
  • Patent number: 7902600
    Abstract: A metal oxide semiconductor device comprising a substrate, at least an isolation structure, a deep N-type well, a P-type well, a gate, a plurality of N-type extension regions, an N-type drain region, an N-type source region and a P-type doped region is provided. The N-type extension regions are disposed in the substrate between the isolation structures and either side of the gate, while the N-type drain region and the N-type source region are respectively disposed in the N-type extension regions at both sides of the gate. The P-type well surrounds the N-type extension regions, and the P-type doped region is disposed in the P-type well of the substrate and is isolated from the N-type source region by the isolation structure.
    Type: Grant
    Filed: December 11, 2008
    Date of Patent: March 8, 2011
    Assignee: United Microelectronics Corp.
    Inventors: Shin-Kuang Lin, Lung-Chih Wang, Chung-Ming Huang, Che-Ching Yang, Chun-Ming Chen
  • Publication number: 20100148250
    Abstract: A metal oxide semiconductor device comprising a substrate, at least an isolation structure, a deep N-type well, a P-type well, a gate, a plurality of N-type extension regions, an N-type drain region, an N-type source region and a P-type doped region is provided. The N-type extension regions are disposed in the substrate between the isolation structures and either side of the gate, while the N-type drain region and the N-type source region are respectively disposed in the N-type extension regions at both sides of the gate. The P-type well surrounds the N-type extension regions, and the P-type doped region is disposed in the P-type well of the substrate and is isolated from the N-type source region by the isolation structure.
    Type: Application
    Filed: December 11, 2008
    Publication date: June 17, 2010
    Applicant: United Microelectronics Corp.
    Inventors: Shin-Kuang Lin, Lung-Chih Wang, Chung-Ming Huang, Che-Ching Yang, Chun-Ming Chen