Patents by Inventor Shin-Young Yi

Shin-Young Yi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20190190505
    Abstract: A delay control circuit includes: a first step delay cell including a first switch having a first end connected to a first node, and a first capacitor connected to a second end of the first switch; a second step delay cell including a second switch having a first end connected to a second node, and a second capacitor connected to a second end of the second switch; and a first inverter configured to couple an output signal of the first step delay cell to an input of the second step delay cell, wherein the first switch and the second switch are turned on and off by a same control signal.
    Type: Application
    Filed: July 18, 2018
    Publication date: June 20, 2019
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Shin Young YI, Kwan Yeob CHAE
  • Patent number: 10128853
    Abstract: A delay-locked loop (DLL) circuit and an integrated circuit (IC) including the same are provided. The DLL circuit includes a pre-processing circuit configured to generate a first pulse signal and a second pulse signal based on a clock signal input, the first pulse signal and the second pulse signal having a phase difference of (s/2) times a clock period of the clock signal (where s is a positive integer), a delay line configured to generate a delay signal by delaying the first pulse signal by a delay amount corresponding to a selection value, a phase detector configured to detect a phase difference between the delay signal and the second pulse signal, and a control logic configured to adjust the selection value based on the phase difference between the delay signal and the second pulse signal as detected by the phase detector, so as to synchronize the delay signal with the second pulse signal.
    Type: Grant
    Filed: March 31, 2017
    Date of Patent: November 13, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-yeob Chae, Shin-young Yi, Hyung-kweon Lee
  • Publication number: 20180048319
    Abstract: A delay-locked loop (DLL) circuit and an integrated circuit (IC) including the same are provided. The DLL circuit includes a pre-processing circuit configured to generate a first pulse signal and a second pulse signal based on a clock signal input, the first pulse signal and the second pulse signal having a phase difference of (s/2) times a clock period of the clock signal (where s is a positive integer), a delay line configured to generate a delay signal by delaying the first pulse signal by a delay amount corresponding to a selection value, a phase detector configured to detect a phase difference between the delay signal and the second pulse signal, and a control logic configured to adjust the selection value based on the phase difference between the delay signal and the second pulse signal as detected by the phase detector, so as to synchronize the delay signal with the second pulse signal.
    Type: Application
    Filed: March 31, 2017
    Publication date: February 15, 2018
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan-yeob CHAE, Shin-young YI, Hyung-kweon LEE
  • Patent number: 9864720
    Abstract: A data processing circuit includes a delay circuit configured to delay a data signal and generate delayed data signals each having a different delay; and an output control circuit configured to output a first data signal among the delayed data signals as a data signal sampled at a first edge of a sampling clock signal, and output a second data signal among the delayed data signals as a data signal sampled at a second edge of the sampling clock signal.
    Type: Grant
    Filed: September 14, 2016
    Date of Patent: January 9, 2018
    Assignee: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Kwan Yeob Chae, Hyun-Hyuck Kim, Sang Hune Park, Shin Young Yi, Won Lee
  • Publication number: 20170092344
    Abstract: A data processing circuit includes a delay circuit configured to delay a data signal and generate delayed data signals each having a different delay; and an output control circuit configured to output a first data signal among the delayed data signals as a data signal sampled at a first edge of a sampling clock signal, and output a second data signal among the delayed data signals as a data signal sampled at a second edge of the sampling clock signal.
    Type: Application
    Filed: September 14, 2016
    Publication date: March 30, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Kwan Yeob CHAE, Hyun-Hyuck KIM, Sang Hune PARK, Shin Young YI, Won LEE
  • Patent number: 7916059
    Abstract: A digital-analog conversion circuit, a method for the digital-analog conversion and a source driver are disclosed. A digital-analog conversion circuit may include a latch for storing N bit digital data therein, and a digital-analog converter, for performing a first digital-analog conversion on predetermined bits out of the N bit data stored in the latch by using R-string conversion, and for performing a second digital-analog conversion based on a result of the first digital-analog conversion and all remaining bits of the N bit data, excluding the predetermined bits.
    Type: Grant
    Filed: December 18, 2009
    Date of Patent: March 29, 2011
    Assignee: Dongbu HiTek Co., Ltd.
    Inventors: Tae-Woon Kim, Shin-Young Yi, Sang-Hoon Lim, Jin-Seok Koh
  • Publication number: 20100164776
    Abstract: A source driver in a display may include a latch capable of latching input data received from a timing controller in a display, a delta-sigma digital-to-analog converter configured to convert the input data stored in the latch to an analog signal by delta-sigma modulation, and an output buffer configured to output a column drive signal by buffering the analog signal received from the delta-sigma digital-to-analog converter. Accordingly, a source driver in a display modulates input data of 10-bit or higher by delta-sigma modulation with high accuracy, and then converts the data to an analog signal. Therefore, although an area occupied by the source driver of embodiments becomes smaller than that occupied by the related art source driver with a high resolution of 10-bits or higher, a display panel can provide an image of high resolution.
    Type: Application
    Filed: December 22, 2009
    Publication date: July 1, 2010
    Inventors: Shin-Young Yi, Yong-In Park, Tae-Woon Kim, Sang-Hoon Lim, Jin Seok Koh
  • Publication number: 20100164775
    Abstract: A digital-analog conversion circuit, a method for the digital-analog conversion and a source driver are disclosed. A digital-analog conversion circuit may include a latch for storing N bit digital data therein, and a digital-analog converter, for performing a first digital-analog conversion on predetermined bits out of the N bit data stored in the latch by using R-string conversion, and for performing a second digital-analog conversion based on a result of the first digital-analog conversion and all remaining bits of the N bit data, excluding the predetermined bits.
    Type: Application
    Filed: December 18, 2009
    Publication date: July 1, 2010
    Inventors: Tae-Woon Kim, Shin-Young Yi, Sang-Hoon Lim, Jin-Seok Koh
  • Publication number: 20100164933
    Abstract: An LCD source driver may include a digital-to-analog converter including a sampling capacitor to sample, according to a signal, at least one of a first voltage and a second voltage. The LCD source driver may also include a reconstruction filter in which capacitance applied from the sampling capacitor according to the signal and capacitance of an integral capacitor for holding a previous output voltage are connected in parallel.
    Type: Application
    Filed: December 10, 2009
    Publication date: July 1, 2010
    Inventors: Sang-Hoon Lim, Tae-Woon Kim, Shin-Young Yi, Jin-Seok Koh