Patents by Inventor Shintaro Itozawa

Shintaro Itozawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8775891
    Abstract: A transmitting circuit transmits data to which an error detection code is attached to a receiving circuit via a transmission path. When detecting the error of the data received via the transmission path, a receiving circuit transmits a retransmit request for the data in which the error is detected to the transmitting circuit. The receiving circuit enters a termination unit adjustment period using the error detection of the received data as a trigger and updates the resistance values of a receiving side termination unit installed at the termination of the transmission path to an appropriate value within the termination unit adjustment period.
    Type: Grant
    Filed: April 20, 2010
    Date of Patent: July 8, 2014
    Assignee: Fujitsu Limited
    Inventors: Junji Ichimiya, Hiroshi Nakayama, Daisuke Itou, Shintaro Itozawa
  • Publication number: 20140173365
    Abstract: A system to which the present application is applied includes a semiconductor apparatus including: a first communication unit which communicates with a central processing unit; a second communication unit which communicates with another data processing apparatus through a slot connectable to the central processing unit; and an interruption notification unit which notifies a management apparatus of an interruption from the central processing unit. As a result, when the semiconductor apparatus is applied to a system without a communication function for communicating with another data processing apparatus, the semiconductor apparatus enables the connection to the other data processing apparatus.
    Type: Application
    Filed: February 20, 2014
    Publication date: June 19, 2014
    Applicant: FUJITSU LIMITED
    Inventors: Shintaro ITOZAWA, Jin TAKAHASHI
  • Publication number: 20130339591
    Abstract: When a relaying apparatus receives communication unit data transmitted from a processing apparatus that performs data processing, the relaying apparatus extracts preset data from the received communication unit data as trace information and calculates the number of pieces of the received communication unit data. History information of the received communication unit data is selected from the extracted trace information and statistical information obtained from the result of the calculation. The selected information is recorded in a storage apparatus available to the processing apparatus.
    Type: Application
    Filed: August 8, 2013
    Publication date: December 19, 2013
    Applicant: FUJITSU LIMITED
    Inventors: Jin Takahashi, Masanori Higeta, Shintaro Itozawa, Masahiro NISHIO, Hiroshi Nakayama, Junji Ichimiya
  • Patent number: 8516291
    Abstract: A clock adjustment circuit delays a phase of a clock signal on the basis of a TAP value so as to output an adjusted clock signal. By synchronizing transmission data with the adjusted clock signal, reception data is generated. A data adjustment circuit delays the transmission data on the basis of a TAP2 value. By synchronizing the delayed transmission data with the adjusted clock signal, adjusted reception data is generated. A data adjustment control circuit generates the TAP2 value on the basis of a result of a comparison between the reception data and the adjusted reception data, and outputs to a clock adjustment control circuit an instruction to update the TAP value.
    Type: Grant
    Filed: November 29, 2010
    Date of Patent: August 20, 2013
    Assignee: Fujitsu Limited
    Inventors: Hiroshi Nakayama, Junji Ichimiya, Shintaro Itozawa
  • Patent number: 8401139
    Abstract: A transmission LSI calculates a buffer usage rate in accordance with data stored in a buffer in a transmission data processing unit and determines, in accordance with the calculated buffer usage rate, the number of signal lines that perform a phase readjustment and the timing thereof. Then, the transmission LSI and a receiving LSI perform a phase adjustment using some of the signal lines and continues a data transfer using the rest of the signal lines. Accordingly, it is possible to maintain the optimum phase of a clock without delaying the data transfer.
    Type: Grant
    Filed: September 1, 2011
    Date of Patent: March 19, 2013
    Assignee: Fujitsu Limited
    Inventors: Shintaro Itozawa, Hiroshi Nakayama, Junji Ichimiya, Daisuke Itou
  • Patent number: 8312340
    Abstract: A selection-signal generating circuit in an LSI being a transmission-side LSI, when a transmission error is detected on an A-side signal line and degeneration control is performed thereon, instructs a selector to select an input from an ECC generator in order to transmit data and ECC data for this data to be transmitted via the B-side signal line, via the A-side signal line. In this manner, the degenerated signal line is used to transmit the ECC data for transmission data to be transmitted via a signal line which is not degenerated.
    Type: Grant
    Filed: December 3, 2010
    Date of Patent: November 13, 2012
    Assignee: Fujitsu Limited
    Inventors: Shintaro Itozawa, Hiroshi Nakayama, Junji Ichimiya
  • Publication number: 20120008670
    Abstract: A signal inversion unit inverts an adjustment pattern signal input as received data. A clock adjustment control circuit acquires a first TAP value adjusted and obtained when a phase adjusting operation is performed on a clock adjustment circuit in a state in which the adjustment pattern signal is not inverted, a first detection frequency of the adjustment pattern signal in a runtime of the operation, a second TAP value adjusted and obtained when the phase adjusting operation is performed in a state in which the adjustment pattern signal is inverted by the signal inversion unit, and a second detection frequency of the adjustment pattern signal in the runtime of the operation. A controller tests an operating state of the phase adjusting operation based on the first and second TAP values and the first and second detection frequencies of the adjustment pattern obtained by the clock adjustment control circuit.
    Type: Application
    Filed: September 23, 2011
    Publication date: January 12, 2012
    Applicant: FUJITSU LIMITED
    Inventors: Hiroshi NAKAYAMA, Junji Ichimiya, Daishuke Itou, Shintaro Itozawa
  • Publication number: 20110309868
    Abstract: A transmission LSI calculates a buffer usage rate in accordance with data stored in a buffer in a transmission data processing unit and determines, in accordance with the calculated buffer usage rate, the number of signal lines that perform a phase readjustment and the timing thereof. Then, the transmission LSI and a receiving LSI perform a phase adjustment using some of the signal lines and continues a data transfer using the rest of the signal lines. Accordingly, it is possible to maintain the optimum phase of a clock without delaying the data transfer.
    Type: Application
    Filed: September 1, 2011
    Publication date: December 22, 2011
    Applicant: FUJITSU LIMITED
    Inventors: Shintaro ITOZAWA, Hiroshi NAKAYAMA, Junji ICHIMIYA, Daisuke ITOU
  • Publication number: 20110083059
    Abstract: A selection-signal generating circuit in an LSI being a transmission-side LSI, when a transmission error is detected on an A-side signal line and degeneration control is performed thereon, instructs a selector to select an input from an ECC generator in order to transmit data and ECC data for this data to be transmitted via the B-side signal line, via the A-side signal line. In this manner, the degenerated signal line is used to transmit the ECC data for transmission data to be transmitted via a signal line which is not degenerated.
    Type: Application
    Filed: December 3, 2010
    Publication date: April 7, 2011
    Applicant: FUJITSU LIMITED
    Inventors: Shintaro Itozawa, Hiroshi Nakayama, Junji Ichimiya
  • Publication number: 20110072296
    Abstract: A clock adjustment circuit delays a phase of a clock signal on the basis of a TAP value so as to output an adjusted clock signal. By synchronizing transmission data with the adjusted clock signal, reception data is generated. A data adjustment circuit delays the transmission data on the basis of a TAP2 value. By synchronizing the delayed transmission data with the adjusted clock signal, adjusted reception data is generated. A data adjustment control circuit generates the TAP2 value on the basis of a result of a comparison between the reception data and the adjusted reception data, and outputs to a clock adjustment control circuit an instruction to update the TAP value.
    Type: Application
    Filed: November 29, 2010
    Publication date: March 24, 2011
    Applicant: Fujitsu Limited
    Inventors: Hiroshi Nakayama, Junji Ichimiya, Shintaro Itozawa
  • Patent number: 7913028
    Abstract: When a new data relaying device that has yet to have configuration information set therein is incorporated, the configuration information of an existing data relaying device is copied to the new data relaying device.
    Type: Grant
    Filed: April 20, 2007
    Date of Patent: March 22, 2011
    Assignee: Fujitsu Limited
    Inventors: Takayuki Kinoshita, Junji Ichimiya, Shintaro Itozawa, Koichi Odahara
  • Publication number: 20100275084
    Abstract: A transmitting circuit transmits data to which an error detection code is attached to a receiving circuit via a transmission path. When detecting the error of the data received via the transmission path, a receiving circuit transmits a retransmit request for the data in which the error is detected to the transmitting circuit. The receiving circuit enters a termination unit adjustment period using the error detection of the received data as a trigger and updates the resistance values of a receiving side termination unit installed at the termination of the transmission path to an appropriate value within the termination unit adjustment period.
    Type: Application
    Filed: April 20, 2010
    Publication date: October 28, 2010
    Applicant: FUJITSU LIMITED
    Inventors: Junji Ichimiya, Hiroshi Nakayama, Daisuke Itou, Shintaro Itozawa
  • Publication number: 20080043734
    Abstract: When a new data relaying device that has yet to have configuration information set therein is incorporated, the configuration information of an existing data relaying device is copied to the new data relaying device.
    Type: Application
    Filed: April 20, 2007
    Publication date: February 21, 2008
    Applicant: FUJITSU LIMITED
    Inventors: Takayuki Kinoshita, Junji Ichimiya, Shintaro Itozawa, Koichi Odahara
  • Publication number: 20060212749
    Abstract: A communication method for detecting failure and for performing immediate stop processing is provided. It is a failure communication method of a computer, comprising a plurality of units A, separated by partitions, and a unit B interconnecting the units A, in which the unit B broadcasts identical information, generated based on information transferred from the units A to the unit B, to the units A, wherein when failure occurs in a unit A, the unit B is notified of failure information, receives the failure information, generates identical failure information based on the failure information and notifies the units A in normal conditions of the identical failure information, and the units A receive the identical failure information, if it is from a unit A belonging to the same partition, operation of the units A belonging to the same partition is s topped immediately, and otherwise operation of the units A is continued.
    Type: Application
    Filed: September 29, 2005
    Publication date: September 21, 2006
    Applicant: FUJITSU LIMITED
    Inventors: Shigeru Kawahara, Takayuki Kinoshita, Shintaro Itozawa, Koji Hosoe, Sakutaro Sato