Patents by Inventor Shintaroh Murakami

Shintaroh Murakami has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7834601
    Abstract: A circuit and a method for reducing output noise when a pulse width modulation mode is started. A pulse width modulation circuit generates a first pulse signal having a duty cycle that is in accordance with an output voltage of a regulator circuit. A drive circuit generates the output voltage from an input voltage in response to the first pulse signal provided from the pulse width modulation circuit. A feed forward circuit controls the pulse width modulation circuit in a manner to generate the first pulse signal having a duty cycle that maintains the output voltage at a desired level before the pulse width modulation circuit provides the first pulse signal to the drive circuit.
    Type: Grant
    Filed: November 9, 2007
    Date of Patent: November 16, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Masami Aiura, Kanji Egawa, Shintaroh Murakami
  • Patent number: 7692464
    Abstract: A pulse width modulation (PWM) wave output circuit that efficiently and accurately outputs dual PWM waves includes two comparators, an OR circuit, and an AND circuit. A voltage generator supplies the comparators with ramp voltages having the same wave height and shifted phases. The comparator compares the ramp voltages with the reference voltage and provides the comparison results to the OR circuit and the AND circuit. The OR circuit outputs a first modulation wave, and the AND circuit generates a second modulation wave. Accordingly, modulation waves having different duties are output based on ramp voltage having different phases.
    Type: Grant
    Filed: March 18, 2008
    Date of Patent: April 6, 2010
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Shintaroh Murakami, Kanji Egawa
  • Publication number: 20090121697
    Abstract: A circuit and a method for reducing output noise when a pulse width modulation mode is started. A pulse width modulation circuit generates a first pulse signal having a duty cycle that is in accordance with an output voltage of a regulator circuit. A drive circuit generates the output voltage from an input voltage in response to the first pulse signal provided from the pulse width modulation circuit. A feed forward circuit controls the pulse width modulation circuit in a manner to generate the first pulse signal having a duty cycle that maintains the output voltage at a desired level before the pulse width modulation circuit provides the first pulse signal to the drive circuit.
    Type: Application
    Filed: November 9, 2007
    Publication date: May 14, 2009
    Inventors: Masami Aiura, Kanji Egawa, Shintaroh Murakami
  • Publication number: 20080246523
    Abstract: A pulse width modulation (PWM) wave output circuit that efficiently and accurately outputs dual PWM waves includes two comparators, an OR circuit, and an AND circuit. A voltage generator supplies the comparators with ramp voltages having the same wave height and shifted phases. The comparator compares the ramp voltages with the reference voltage and provides the comparison results to the OR circuit and the AND circuit. The OR circuit outputs a first modulation wave, and the AND circuit generates a second modulation wave. Accordingly, modulation waves having different duties are output based on ramp voltage having different phases.
    Type: Application
    Filed: March 18, 2008
    Publication date: October 9, 2008
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Shintaroh MURAKAMI, Kanji Egawa
  • Patent number: 7358792
    Abstract: A discharge device and DC power supply system for preventing erroneous operation of a series regulator. The discharge circuit includes a voltage comparison circuit for comparing input power supply voltage and output power supply voltage of the series regulator. The voltage comparison circuit includes first and second transistors. The collector terminal of the second transistor is connected to the drain terminal of a fourth transistor and to the gate terminal of a fifth transistor. The fifth transistor has a drain terminal, which is connected to the output terminal of the series regulator, and a source terminal, which is grounded. Third and fourth transistors operate when the input power supply voltage is greater than the activation voltage. The drain terminal of the fourth transistor is grounded via a resistor, and the voltage of the fourth transistor is supplied to the gate terminal of the fifth transistor.
    Type: Grant
    Filed: August 14, 2006
    Date of Patent: April 15, 2008
    Assignee: Freescale Semiconductor, Inc.
    Inventors: Konosuke Taki, Hidetaka Fukazawa, Shintaroh Murakami
  • Publication number: 20070046276
    Abstract: A discharge device and DC power supply system for preventing erroneous operation of a series regulator. The discharge circuit includes a voltage comparison circuit for comparing input power supply voltage and output power supply voltage of the series regulator. The voltage comparison circuit includes first and second transistors. The collector terminal of the second transistor is connected to the drain terminal of a fourth transistor and to the gate terminal of a fifth transistor. The fifth transistor has a drain terminal, which is connected to the output terminal of the series regulator, and a source terminal, which is grounded. Third and fourth transistors operate when the input power supply voltage is greater than the activation voltage. The drain terminal of the fourth transistor is grounded via a resistor, and the voltage of the fourth transistor is supplied to the gate terminal of the fifth transistor.
    Type: Application
    Filed: August 14, 2006
    Publication date: March 1, 2007
    Inventors: Konosuke Taki, Hidetaka Fukazawa, Shintaroh Murakami