Patents by Inventor Shinya AISO

Shinya AISO has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9514794
    Abstract: An information processing apparatus configured to adjust a phase relation between a data signal and a strobe signal includes a processor and memory. The memory stores instructions for causing the processor to execute identifying, for each of a plurality of candidates for reference values used to perform a determination regarding a value of the data signal, at least one phase difference between the data signal and the strobe signal for successfully acquiring the data signal according to the strobe signal, determining a reference value of the plurality of candidates for which a period for successfully acquiring the data signal is longer than periods for any other candidates based on the identified phase difference for each candidate, and adjusting the phase relation between the data signal and the strobe signal based on the period for the determined reference value.
    Type: Grant
    Filed: April 1, 2016
    Date of Patent: December 6, 2016
    Assignee: FUJITSU LIMITED
    Inventors: Toshiaki Ozawa, Shinya Aiso, Keiji Shimatani
  • Publication number: 20160293237
    Abstract: An information processing apparatus configured to adjust a phase relation between a data signal and a strobe signal includes a processor and memory. The memory stores instructions for causing the processor to execute identifying, for each of a plurality of candidates for reference values used to perform a determination regarding a value of the data signal, at least one phase difference between the data signal and the strobe signal for successfully acquiring the data signal according to the strobe signal, determining a reference value of the plurality of candidates for which a period for successfully acquiring the data signal is longer than periods for any other candidates based on the identified phase difference for each candidate, and adjusting the phase relation between the data signal and the strobe signal based on the period for the determined reference value.
    Type: Application
    Filed: April 1, 2016
    Publication date: October 6, 2016
    Applicant: FUJITSU LIMITED
    Inventors: Toshiaki Ozawa, Shinya Aiso, Keiji Shimatani
  • Patent number: 8788780
    Abstract: A signal restoration circuit includes a storage configured to store input signals by disposing the input signals in an input order, the input signals being readable from the storage in the disposed order, and a storage controller configured to control delay time from an input of the input signal to an output in the storage based on delay information of the input signal.
    Type: Grant
    Filed: May 16, 2012
    Date of Patent: July 22, 2014
    Assignee: Fujitsu Limited
    Inventors: Noriyuki Tokuhiro, Noriyuki Takahashi, Shinya Aiso
  • Patent number: 8705296
    Abstract: A memory controller includes: a first write circuit configured to write a first dummy pattern including a plurality of consecutive first dummy values at a first address of a memory; a second write circuit configured to write a first pattern including a plurality of types of consecutive values at a second address of the memory after a write operation of the first dummy pattern by the first write circuit; a third write circuit configured to write a second dummy pattern including a plurality of consecutive second dummy values at a third address of the memory after a write operation of the first pattern by the second write circuit; a read circuit configured to read the written first pattern based on the second address of the memory; and a timing adjustment circuit configured to adjust a timing at which data is written into the memory based on a read first pattern.
    Type: Grant
    Filed: April 24, 2012
    Date of Patent: April 22, 2014
    Assignee: Fujitsu Limited
    Inventor: Shinya Aiso
  • Publication number: 20120307575
    Abstract: A memory controller includes: a first write circuit configured to write a first dummy pattern including a plurality of consecutive first dummy values at a first address of a memory; a second write circuit configured to write a first pattern including a plurality of types of consecutive values at a second address of the memory after a write operation of the first dummy pattern by the first write circuit; a third write circuit configured to write a second dummy pattern including a plurality of consecutive second dummy values at a third address of the memory after a write operation of the first pattern by the second write circuit; a read circuit configured to read the written first pattern based on the second address of the memory; and a timing adjustment circuit configured to adjust a timing at which data is written into the memory based on a read first pattern.
    Type: Application
    Filed: April 24, 2012
    Publication date: December 6, 2012
    Applicant: FUJITSU LIMITED
    Inventor: Shinya AISO
  • Publication number: 20120226884
    Abstract: A signal restoration circuit includes a storage configured to store input signals by disposing the input signals in an input order, the input signals being readable from the storage in the disposed order, and a storage controller configured to control delay time from an input of the input signal to an output in the storage based on delay information of the input signal.
    Type: Application
    Filed: May 16, 2012
    Publication date: September 6, 2012
    Applicant: FUJITSU LIMITED
    Inventors: Noriyuki TOKUHIRO, Noriyuki TAKAHASHI, Shinya AISO