Patents by Inventor Shinya Nishio

Shinya Nishio has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6969649
    Abstract: A DRAM has, in one embodiment, a plurality of word lines each having its upper and side surfaces covered with a first insulating film, a plurality of bit lines each being provided so as to be insulated from and transverse to the word lines and being covered with a second insulating film, and a plurality of memory cells each provided at an intersection between one word line and one bit line and including a capacitor and a memory cell selection transistor, in which contact holes for connection between semiconductor regions and capacitors and between semiconductor regions and bit lines are formed in self-alignment and the second insulating film is made of a material having a permittivity smaller than that of the first insulating film.
    Type: Grant
    Filed: March 29, 2004
    Date of Patent: November 29, 2005
    Assignees: Hitachi, Ltd., Texas Instruments Incorporated
    Inventors: Toshihiro Sekiguchi, Yoshitaka Tadaki, Keizo Kawakita, Hideo Aoki, Toshikazu Kumai, Kazuhiko Saito, Michio Nishimura, Michio Tanaka, Katsuo Yuhara, Shinya Nishio, Toshiyuki Kaeriyama, Songsu Cho
  • Publication number: 20040179389
    Abstract: A DRAM has, in one embodiment, a plurality of word lines each having its upper and side surfaces covered with a first insulating film, a plurality of bit lines each being provided so as to be insulated from and transverse to the word lines and being covered with a second insulating film, and a plurality of memory cells each provided at an intersection between one word line and one bit line and including a capacitor and a memory cell selection transistor, in which contact holes for connection between semiconductor regions and capacitors and between semiconductor regions and bit lines are formed in self-alignment and the second insulating film is made of a material having a permittivity smaller than that of the first insulating film.
    Type: Application
    Filed: March 29, 2004
    Publication date: September 16, 2004
    Inventors: Toshihiro Sekiguchi, Yoshitaka Tadaki, Keizo Kawakita, Hideo Aoki, Toshikazu Kumai, Kazuhiko Saito, Michio Nishimura, Michio Tanaka, Katsuo Yuhara, Shinya Nishio, Toshiyuki Kaeriyama, Songsu Cho
  • Patent number: 6753219
    Abstract: A DRAM has, in one embodiment, a plurality of word lines each having its upper and side surfaces covered with a first insulating film, a plurality of bit lines each being provided so as to be insulated from and transverse to the word lines and being covered with a second insulating film, and a plurality of memory cells each provided at an intersection between one word line and one bit line and including a capacitor and a memory cell selection transistor, in which contact holes for connection between semiconductor regions and capacitors and between semiconductor regions and bit lines are formed in self-alignment and the second insulating film is made of a material having a permittivity smaller than that of the first insulating film.
    Type: Grant
    Filed: August 23, 2002
    Date of Patent: June 22, 2004
    Assignees: Hitachi, Ltd., Texas Instruments, Inc.
    Inventors: Toshihiro Sekiguchi, Yoshitaka Tadaki, Keizo Kawakita, Hideo Aoki, Toshikazu Kumai, Kazuhiko Saito, Michio Nishimura, Michio Tanaka, Katsuo Yuhara, Shinya Nishio, Toshiyuki Kaeriyama, Songsu Cho
  • Publication number: 20020192905
    Abstract: A DRAM has, in one embodiment, a plurality of word lines each having its upper and side surfaces covered with a first insulating film, a plurality of bit lines each being provided so as to be insulated from and transverse to the word lines and being covered with a second insulating film, and a plurality of memory cells each provided at an intersection between one word line and one bit line and including a capacitor and a memory cell selection transistor, in which contact holes for connection between semiconductor regions and capacitors and between semiconductor regions and bit lines are formed in self-alignment and the second insulating film is made of a material having a permittivity smaller than that of the first insulating film.
    Type: Application
    Filed: August 23, 2002
    Publication date: December 19, 2002
    Inventors: Toshihiro Sekiguchi, Yoshitaka Tadaki, Keizo Kawakita, Hideo Aoki, Toshikazu Kumai, Kazuhiko Saito, Michio Nishimura, Michio Tanaka, Katsuo Yuhara, Shinya Nishio, Toshiyuki Kaeriyama, Songsu Cho
  • Patent number: 6077735
    Abstract: A method of making semiconductor devices which enables control of the impurity concentration and fine patterning by making removal of residual stress due LOCOS oxidation compatible with the formation of deep wells. A selective oxide layer is formed for separating element regions on a principal plane of a semiconductor substrate, for example, a p.sup.- -type silicon substrate 1. A mask is formed (for example photoresist 47) on the surface including the selective oxide layer and impurities (for example phosphorous) of a conductivity type opposite that of the semiconductor substrate are introduced via an opening in the mask. Then the selective oxide film is annealed by a high-temperature treatment while a deep well (for example n-type deep well 50) is formed by introducing the impurities.
    Type: Grant
    Filed: August 28, 1996
    Date of Patent: June 20, 2000
    Assignee: Texas Instruments Incorporated
    Inventors: Yuji Ezaki, Shinya Nishio, Fumiaki Saitoh, Hideo Nagasawa, Toshiyuki Kaeriyama, Songsu Cho, Hisao Asakura, Jun Murata, Yoshitaka Tadaki, Toshihiro Sekiguchi, Keizo Kawakita
  • Patent number: 5937290
    Abstract: In an embodiment of a method of manufacturing semiconductor integrated circuit devices according to the present invention, word lines are provided in a straight form, which serve as gate electrodes of two selecting MOSFETs formed symmetrical about a center portion of an active region surrounded by a LOCOS oxide film on a semiconductor substrate, and bit lines have straight segments and protruding segments. Each protruding segment is formed to protrude from the bit line and is connected through a first contact hole to a first semiconductor region formed at the center portion of the active region. The straight line segments and the protruding segments are formed separately by two separate exposure steps.
    Type: Grant
    Filed: May 27, 1997
    Date of Patent: August 10, 1999
    Assignees: Hitachi, Ltd., Texas Instruments Incorporated
    Inventors: Toshihiro Sekiguchi, Yoshitaka Tadaki, Keizo Kawakita, Katsuo Yuhara, Kazuhiko Saito, Shinya Nishio, Michio Tanaka, Michio Nishimura, Toshiyuki Kaeriyama, Songsu Cho
  • Patent number: 5732009
    Abstract: A DRAM has memory cells provided at crossing points between word line conductors and bit line conductors. Each memory cell has a cell selection transistor and an information storage capacitor arranged over the bit line conductors. Unit active regions are defined in a main surface of a semiconductor substrate by a field isolation pattern. The field isolation pattern has a controlled length of extension of bird's beaks so that channel formation regions in each unit active region has almost no stepped portion to provide the cell selection transistors with a stabilized threshold voltage.
    Type: Grant
    Filed: July 22, 1996
    Date of Patent: March 24, 1998
    Assignees: Hitachi, Ltd., Texas Instruments Incorporated
    Inventors: Yoshitaka Tadaki, Jun Murata, Katsuo Yuhara, Yuji Ezaki, Michio Tanaka, Michio Nishimura, Kazuhiko Saitoh, Takatoshi Kakizaki, Shinya Nishio, Takeshi Sakai, Songsu Cho