Patents by Inventor Shinya Ootomo

Shinya Ootomo has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9653589
    Abstract: A semiconductor multi-layer substrate includes a substrate made of Si and a multi-layer semiconductor layer. The multi-layer semiconductor layer includes an active layer made of a nitride semiconductor, a first warp control layer being formed between the substrate and the active layer and giving a predetermined warp to the substrate, and a second warp control layer made of a nitride semiconductor of which amount of an increase in a warp per a unit thickness is smaller than an amount of increase in the warp per a unit thickness of the first warp control layer. A total thickness of the multi-layer semiconductor layer is equal to or larger than 4 ?m.
    Type: Grant
    Filed: September 10, 2014
    Date of Patent: May 16, 2017
    Assignees: FURUKAWA ELECTRIC CO., LTD., FUJI ELECTRIC CO., LTD.
    Inventors: Kazuyuki Umeno, Tatsuyuki Shinagawa, Keishi Takaki, Ryosuke Tamura, Shinya Ootomo
  • Publication number: 20140374771
    Abstract: A semiconductor multi-layer substrate includes a substrate made of Si and a multi-layer semiconductor layer. The multi-layer semiconductor layer includes an active layer made of a nitride semiconductor, a first warp control layer being formed between the substrate and the active layer and giving a predetermined warp to the substrate, and a second warp control layer made of a nitride semiconductor of which amount of an increase in a warp per a unit thickness is smaller than an amount of increase in the warp per a unit thickness of the first warp control layer. A total thickness of the multi-layer semiconductor layer is equal to or larger than 4 ?m.
    Type: Application
    Filed: September 10, 2014
    Publication date: December 25, 2014
    Applicants: Furukawa Electric Co., Ltd., Fuji Electric Co., Ltd.
    Inventors: Kazuyuki UMENO, Tatsuyuki Shinagawa, Keishi Takaki, Ryosuke Tamura, Shinya Ootomo
  • Publication number: 20120320447
    Abstract: There is provided a semiconductor laser that includes a dielectric multilayer mirror (116) with a structure including high-refractive-index dielectric layers and low-refractive-index dielectric layers arranged periodically, and a cavity (110) that includes the dielectric multilayer mirror (116), on at least one facet thereof, and an active layer (105). A non-linear layer that is non-linear with respect to primary mode laser light is formed in at least one layer of either the high-refractive-index dielectric layers or the low-refractive-index dielectric layers.
    Type: Application
    Filed: December 20, 2011
    Publication date: December 20, 2012
    Applicant: FURUKAWA ELECTRIC CO., LTD.
    Inventors: Keishi TAKAKI, Hirotatsu ISHII, Norihiro IWAI, Shinya OOTOMO
  • Patent number: 8093626
    Abstract: Provided is a normally-off field effect transistor using a III-nitride semiconductor. The transistor is provided with a III-nitride semiconductor layer grown on a substrate by including an acceptor and a donor; a gate insulating film which is formed on the III-nitride semiconductor layer to have a thickness to be at a prescribed threshold voltage based on the concentration of the acceptor and that of the donor; a gate electrode formed on the gate insulating film; a first source/drain electrode formed on the III-nitride semiconductor layer to one side of and separate from the gate electrode, directly or via a high dopant concentration region; and a second source/drain electrode formed away from the gate electrode and the first source/drain electrode, on or under the III-nitride semiconductor layer, directly or via a high dopant concentration region.
    Type: Grant
    Filed: June 14, 2007
    Date of Patent: January 10, 2012
    Assignee: Furukawa Electric Co., Ltd.
    Inventors: Yuki Niiyama, Shinya Ootomo, Tatsuyuki Shinagawa, Takehiko Nomura, Seikoh Yoshida, Hiroshi Kambayashi
  • Patent number: 8072002
    Abstract: A field effect transistor formed of a semiconductor of a III group nitride compound, includes an electron running layer formed on a substrate and formed of GaN; an electron supplying layer formed on the electron running layer and formed of AlxGa1-xN (0.01?x?0.4), the electron supplying layer having a band gap energy different from that of the electron running layer and being separated with a recess region having a depth reaching the electron running layer; a source electrode and a drain electrode formed on the electron supplying layer with the recess region in between; a gate insulating film layer formed on the electron supplying layer for covering a surface of the electron running layer in the recess region; and a gate electrode formed on the gate insulating film layer in the recess region. The electron supplying layer has a layer thickness between 5.5 nm and 40 nm.
    Type: Grant
    Filed: March 26, 2009
    Date of Patent: December 6, 2011
    Assignee: Furukawa Electric Co., Ltd.
    Inventors: Yuki Niyama, Seikoh Yoshida, Hiroshi Kambayashi, Takehiko Nomura, Masayuki Iwami, Shinya Ootomo
  • Publication number: 20100283083
    Abstract: Provided is a normally-off field effect transistor using a III-nitride semiconductor. The transistor is provided with a III-nitride semiconductor layer grown on a substrate by including an acceptor and a donor; a gate insulating film which is formed on the III-nitride semiconductor layer to have a thickness to be at a prescribed threshold voltage based on the concentration of the acceptor and that of the donor; a gate electrode formed on the gate insulating film; a first source/drain electrode formed on the III-nitride semiconductor layer to one side of and separate from the gate electrode, directly or via a high dopant concentration region; and a second source/drain electrode formed away from the gate electrode and the first source/drain electrode, on or under the III-nitride semiconductor layer, directly or via a high dopant concentration region.
    Type: Application
    Filed: June 14, 2007
    Publication date: November 11, 2010
    Inventors: Yuki Niiyama, Shinya Ootomo, Tatsuyuki Shinagawa, Takehiko Nomura, Seikoh Yoshida, Hiroshi Kambayashi
  • Patent number: 7679104
    Abstract: A vertical semiconductor element comprises: an electro-conductive substrate; a GaN layer, as a nitride compound semiconductor layer, which is selectively grown as a convex shape on one surface of the electro-conductive substrate through a buffer layer; a source electrode as a first electrode formed on the GaN layer; and a drain electrode as a second electrode formed on another surface of the electro-conductive substrate.
    Type: Grant
    Filed: November 8, 2007
    Date of Patent: March 16, 2010
    Assignee: The Furukawa Electric Co., Ltd.
    Inventors: Yoshihiro Sato, Sadahiro Kato, Masayuki Iwami, Hitoshi Sasaki, Shinya Ootomo, Yuki Niiyama
  • Publication number: 20090242938
    Abstract: A field effect transistor formed of a semiconductor of a III group nitride compound, includes an electron running layer formed on a substrate and formed of GaN; an electron supplying layer formed on the electron running layer and formed of AlxGal-xN (0.01?x?0.4), the electron supplying layer having a band gap energy different from that of the electron running layer and being separated with a recess region having a depth reaching the electron running layer; a source electrode and a drain electrode formed on the electron supplying layer with the recess region in between; a gate insulating film layer formed on the electron supplying layer for covering a surface of the electron running layer in the recess region; and a gate electrode formed on the gate insulating film layer in the recess region. The electron supplying layer has a layer thickness between 5.5 nm and 40 nm.
    Type: Application
    Filed: March 26, 2009
    Publication date: October 1, 2009
    Inventors: Yuki Niiyama, Seikoh Yoshida, Masatoshi Ikada, Hiroshi Kambayashi, Takahiko Nomura, Masayuki Iwami, Shinya Ootomo
  • Publication number: 20080142837
    Abstract: A vertical semiconductor element comprises: an electro-conductive substrate 1; a GaN layer 3, as a nitride compound semiconductor layer, which is selectively grown as convex shape on an one surface of the electro-conductive substrate 1 through a buffer layer 9; a source electrode 25 as a first electrode formed on the GaN layer 3; and a drain electrode 29 as a second electrode formed on another surface of the electro-conductive substrate 1.
    Type: Application
    Filed: November 8, 2007
    Publication date: June 19, 2008
    Applicant: THE FURUKAWA ELECTRIC CO., LTD.
    Inventors: Yoshihiro Sato, Sadahiro Kato, Masayuki Iwami, Hitoshi Sasaki, Shinya Ootomo, Yuki Niiyama