Patents by Inventor Shiou-Yu Alex Wang

Shiou-Yu Alex Wang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10684316
    Abstract: A voltage detection circuit for a charge pump is disclosed. The voltage detection circuit includes a sampling circuit and a latch circuit. The sampling circuit is configured to sample a supply voltage and provide the latch circuit with a sampled voltage. The latch circuit is configured to detect the sampled voltage and latch a result of the detection. And the latch circuit is connected to a voltage regulation circuit which is configured to regulate a charge-pump cascade structure in the charge pump based on the result of the detection so as to maintain an output voltage of the charge pump stable.
    Type: Grant
    Filed: December 20, 2018
    Date of Patent: June 16, 2020
    Assignee: WUHAN XINXIN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Yuan Tang, Shiou-Yu Alex Wang, Jen-Tai Hsu, Zhifeng Mao, Sean Chen
  • Publication number: 20190317140
    Abstract: A voltage detection circuit for a charge pump is disclosed. The voltage detection circuit includes a sampling circuit and a latch circuit. The sampling circuit is configured to sample a supply voltage and provide the latch circuit with a sampled voltage. The latch circuit is configured to detect the sampled voltage and latch a result of the detection. And the latch circuit is connected to a voltage regulation circuit which is configured to regulate a charge-pump cascade structure in the charge pump based on the result of the detection so as to maintain an output voltage of the charge pump stable.
    Type: Application
    Filed: December 20, 2018
    Publication date: October 17, 2019
    Inventors: Yuan TANG, Shiou-Yu ALEX WANG, Jen-Tai Hsu, Zhifeng MAO, Sean Chen
  • Patent number: 7193895
    Abstract: A memory apparatus includes a main memory, a redundant memory, and a substitution control unit. The main memory is configured to receive a read address and output a main data word comprising a plurality of main data sub-words where the read address includes a first portion and a second portion. The redundant memory is configured to receive the read address first portion and output a redundant data sub-word. The substitution control unit includes a substitution control word memory configured to store a plurality of substitution control words and configured to receive the read address first portion and assert a substitution control word including a substitution address second portion. The read address first portion and substitution address second portion form a substitution address. The substitution control unit asserts a substitution control signal when there is a match between the read address and the substitution address.
    Type: Grant
    Filed: June 24, 2005
    Date of Patent: March 20, 2007
    Assignee: Chingis Technology Corporation
    Inventors: Kyoung-Chon Jin, Shiou-Yu Alex Wang, Ker-Ching Liu
  • Patent number: 6940315
    Abstract: A sense amplifier circuit includes a latch circuit to enhance the speed of a sensing operation and to obviate the need for a latch circuit to capture the output value of the sense amplifier circuit. In one embodiment, first and second differential amplifiers provide a differential signal to the latch circuit. The high gain in the latch circuit resolves the differential signal to a logic signal, which is then provided to an output amplifier. In one embodiment, the differential signal is provided to the latch circuit after the differential signal across the input terminals of the first and second differential amplifiers exceeds a predetermined value.
    Type: Grant
    Filed: March 14, 2003
    Date of Patent: September 6, 2005
    Assignee: Programmable Microelectronics Corporation
    Inventors: Shiou-Yu Alex Wang, Joo-Young Kim, Kyoung-Chon Jin
  • Publication number: 20040178829
    Abstract: A sense amplifier circuit includes a latch circuit to enhance the speed of a sensing operation and to obviate the need for a latch circuit to capture the output value of the sense amplifier circuit. In one embodiment, first and second differential amplifiers provide a differential signal to the latch circuit. The high gain in the latch circuit resolves the differential signal to a logic signal, which is then provided to an output amplifier. In one embodiment, the differential signal is provided to the latch circuit after the differential signal across the input terminals of the first and second differential amplifiers exceeds a predetermined value.
    Type: Application
    Filed: March 14, 2003
    Publication date: September 16, 2004
    Inventors: Shiou-Yu Alex Wang, Joo-Young Kim, Kyoung-Chon Jin
  • Patent number: 6091653
    Abstract: The present invention provides a method of sensing data in a semiconductor device. First, an equalizing instructing signal is provided to stop precharging and equalizing the bit line pair while in a reading state. Then a wordline is selected to transmit the data in a memory cell to one of the pair of bit lines for obtaining a potential difference between the bit line pair. A sensing enable signal is subsequently provided to activate the shared sense amplifier for sensing and amplifying the data. And a potential level of the selecting control signal is boosted to a boosted potential level to restore and read the data by delaying a predetermined period of time.
    Type: Grant
    Filed: August 17, 1999
    Date of Patent: July 18, 2000
    Assignee: Nanya Technology Corporation
    Inventors: Shiou-Yu Alex Wang, Ping Chao Ho, Mingshiang Wang