Patents by Inventor Shizuo Cho

Shizuo Cho has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6593795
    Abstract: A level adjustment circuit of the present invention includes a MOS transistor for pulling up an output node, a first inverter for inputting an output data signal and outputting a gate control signal for controlling a gate electrode of the MOS transistor, and a second inverter connected to the MOS transistor between the first and second electrodes for inputting the first node obtained based on the output data signal, and outputting the output node.
    Type: Grant
    Filed: January 31, 2002
    Date of Patent: July 15, 2003
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Shizuo Cho
  • Publication number: 20020149392
    Abstract: A level adjustment circuit of the present invention includes a MOS transistor for pulling up an output node, a first inverter for inputting an output data signal and outputting a gate control signal for controlling a gate electrode of the MOS transistor, and a second inverter connected to the MOS transistor between the first and second electrodes for inputting the first node obtained based on the output data signal, and outputting the output node.
    Type: Application
    Filed: January 31, 2002
    Publication date: October 17, 2002
    Inventor: Shizuo Cho
  • Patent number: 6459322
    Abstract: A level adjustment circuit of the present invention includes a MOS transistor for pulling up an output node, a first inverter for inputting an output data signal and outputting a gate control signal for controlling a gate electrode of the MOS transistor, and a second inverter connected to the MOS transistor between the first and second electrodes for imputing the first node obtained based on the output data signal, and outputting the output node.
    Type: Grant
    Filed: March 20, 2000
    Date of Patent: October 1, 2002
    Assignee: Oki Electric Industry Co. Inc.
    Inventor: Shizuo Cho
  • Patent number: 6337815
    Abstract: A semiconductor memory device includes word lines, normal bit lines, a redundant bit line, and normal memory cells for storing data and each of which is coupled to one of the word lines and to one of the normal bit lines. The device also includes redundant memory cells each of which is coupled to one of the word lines and to the redundant bit line. The device further includes a coincidence circuit that receives a first address signal, indicating an address of one of the normal bit lines, and a second address signal, indicating an address of one of the normal bit lines to which a defective memory cell is coupled, and which selects the redundant bit line when the first address signal coincides with the second address signal.
    Type: Grant
    Filed: July 21, 1999
    Date of Patent: January 8, 2002
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Shizuo Cho
  • Patent number: 5510750
    Abstract: A bias circuit supplies a predetermined current to a next-stage circuit. The bias circuit comprises a first node having a first potential, a second node having a second potential, an output node electrically connected to the next-stage circuit, a main bias circuit electrically connected to the first node and the output node and for supplying the predetermined current from the first node to the output node, and an auxiliary bias circuit electrically connected to the first and second nodes and the output node and for equalizing the value of a current flowing from the first node to the output node to the value of a current flowing from the output node to the second node.
    Type: Grant
    Filed: February 1, 1994
    Date of Patent: April 23, 1996
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Shizuo Cho
  • Patent number: 5369320
    Abstract: An output buffer circuit comprises an input terminal for receiving an input signal, an output circuit coupled to a first node for outputting an output signal in response to a potential level appeared on the first node and a bootstrap circuit coupled between the first node and the input terminal. The bootstrap circuit comprises a delay circuit for delaying the input signal to provide a delayed input signal, a first transistor for receiving a signal inverted from the input signal, a second transistor coupled for receiving the delayed input signal and controlling a the first transistor, a third transistor connected in parallel to the second transistor, a fourth transistor coupled a gate of the third transistor for receiving the input signal and a charge circuit coupled between the delay circuit and the first node for supplying an electric charge to the first node. The charge circuit is activated in response to the potential level appeared on the first node and the delayed input signal.
    Type: Grant
    Filed: July 20, 1993
    Date of Patent: November 29, 1994
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Norihiko Satani, Shizuo Cho
  • Patent number: 5357468
    Abstract: A semiconductor memory device according to the present invention comprises a first and second nodes, a first power supply for supplying a supply power potential to the first node, a memory cell for storing data therein; a bit line connected to the memory cell, a sense amplifier connected to the second node, for amplifying a potential of the bit line; a switching circuit connected between the first and second nodes, for coupling the first node with second node in response to a first control signal and substantial disconnecting the first node from the second node in response to a second control signal, a detecting circuit for detecting a potential of the second node and outputting a detection signal when the potential of second node is substantialy equal to the supply power potential, a control circuit applied an address signal having a first or second logic level thereto, for outputting the first control signal in response to the address signal being the first logic level and outputting the second control sign
    Type: Grant
    Filed: May 18, 1993
    Date of Patent: October 18, 1994
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Norihiko Satani, Shizuo Cho, Yuichi Matsushita, Tetsuya Mitoma
  • Patent number: 5337278
    Abstract: To avoid unnecessary power dissipation, a decoder for selecting redundant memory cells in a memory device provides, for each section of the memory device, a first node and a second node that are coupled through a fuse-programmable ROM. If a defective memory cell is found in a section of the memory device, the fuse-programmable ROM of that section is programmed so as to decouple the first node from the second node when the defective memory cell is addressed. Prior to every access cycle, the first and second nodes of all sections are precharged. When address signals are received, the second node of the addressed section is discharged, other second nodes remaining charged. Normal or redundant memory cells are selected by performing a logic operation on the potentials of the first nodes.
    Type: Grant
    Filed: February 17, 1993
    Date of Patent: August 9, 1994
    Assignee: Oki Electric Industry Co., Ltd.
    Inventor: Shizuo Cho
  • Patent number: 5161121
    Abstract: A dynamic random access memory comprising a matrix of memory cells accessed via word lines and bit lines also has clamp signal lines. The word lines terminate at switching elements, controlled by the clamp signal lines, through which the word lines are normally clamped to ground. In a memory access or refresh cycle, the selected word line is temporarily disconnected from ground by activating the corresponding clamp signal line. At the end of the cycle, the selected word line is again clamped to ground prior to precharging of the bit lines, in preparation for the next cycle. Non-selected word lines remain clamped to ground at all times, which prevents noise and improves data retention. Unnecessary current dissipation is avoided because switching elements are switched and word lines are unclamped only when necessary.
    Type: Grant
    Filed: June 6, 1991
    Date of Patent: November 3, 1992
    Assignee: OKI Electric Industry Co., Ltd.
    Inventor: Shizuo Cho
  • Patent number: 5148399
    Abstract: An integrated circuit memory device includes a sense amplifier circuit having a first transistor coupling section connected between a pair of bit lines and a pair of sense amplifier nodes. The first transistor coupling section selectively connects the bit lines and the sense amplifier nodes in response to a first control signal. The sense amplifier circuit further includes a first sense amplifier connected between the sense amplifier nodes so as to selectively discharge one of the sense amplifier nodes and a second sense amplifier connected between the sense amplifier nodes so as to selectively charge the other one of the sense amplifier nodes. The first control signal can have a first voltage substantially intermediate a potential equal to a potential threshold of a transistor in the first transistor coupling section and the sum of a potential equal to the potential threshold and a precharge potential at the beginning of a sense operation.
    Type: Grant
    Filed: May 31, 1991
    Date of Patent: September 15, 1992
    Assignee: OKI Electric Industry Co., Ltd.
    Inventors: Shizuo Cho, Junichi Suyama
  • Patent number: 5140556
    Abstract: A semiconductor memory circuit includes a plurality of bit line pairs each having intersecting portions where the paired bit lines intersect each other, and a plurality of pairs of memory word lines intersecting the bit lines in a direction substantially perpendicular to the bit lines. A plurality of memory cells are individually connected to the memory word lines and bit lines at intersections of one of the memory word lines of the individual memory word line pairs and one of the bit lines of the individual bit lines pairs and at intersections of the other of the paired memory word lines and the other of the paired bit lines for storing charges each being associated with data to be stored. A pair of dummy word lines are interposed between the intersecting portions of the bit lines and intersect the bit line pairs in a direction substantially perpendicular to the bit line pairs.
    Type: Grant
    Filed: December 14, 1990
    Date of Patent: August 18, 1992
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Shizuo Cho, Masaru Uesugi
  • Patent number: 5103158
    Abstract: A reference voltage generating circuit in a CMOS semiconductor integrated circuit comprises a first reference voltage circuit for generating a first reference voltage by means of a MOS transistor having a first channel type, a second reference voltage circuit for generating a second reference voltage by means of a MOS transistor having a second channel type, and a comparator circuit for comparing the first and second reference voltages and feeding back the output corresponding to the result of the comparison, to the first reference voltage circuit to produce a third reference voltage.
    Type: Grant
    Filed: April 8, 1991
    Date of Patent: April 7, 1992
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Shizuo Cho, Tsuneo Takano, Masaru Uesugi
  • Patent number: 5058073
    Abstract: A semiconductor memory such as a dynamic RAM (Random Access Memory) implemented by complementary MOS (CMOS) transistors includes a plurality of bit line pairs each constituted by a first and a second complementary bit line for transferring data, and a plurality of word lines extending across the bit line pairs. A plurality of memory cells are located at the intersecting points of the bit line pairs and word lines and connected to the latter for storing data therein. A plurality of sense amplifier circuits are each associated with respect to one of the bit line pairs for sensing potentials on a first and a second node associated with the bit line pair and amplifying the sensed potentials. Each of the sense amplifier circuits includes a first and a second sense amplifier of opposite polarity. A plurality of first field effect transistors (FETs) each has a source-drain path for connecting to the first node the first bit line of respective one of the bit line pairs.
    Type: Grant
    Filed: October 30, 1990
    Date of Patent: October 15, 1991
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Shizuo Cho, Masaru Uesugi
  • Patent number: 5001669
    Abstract: A semiconductor memory circuit includes a plurality of bit line pairs each having intersecting portions where the paired bit lines intersect each other, and a plurality of pairs of memory word lines intersecting the bit lines in a direction substantially perpendicular to the bit lines. A plurality of memory cells are individually connected to the memory word lines and bit lines at intersections of one of the memory word lines of the individual memory word line pairs and one of the bit lines of the individual bit line pairs and at intersections of the other of the paired memory word lines and the other of the paired bit lines for storing charges each being associated with data to be sorted. A pair of dummy word lines are interposed between the intersecting portions of the bit lines and intersect the bit line pairs in a direction substantially perpendicular to the bit line pairs.
    Type: Grant
    Filed: July 26, 1989
    Date of Patent: March 19, 1991
    Assignee: Oki Electric Industry Co., Ltd.
    Inventors: Shizuo Cho, Masaru Uesugi