Patents by Inventor Shlomo Pri-Tal
Shlomo Pri-Tal has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 10621031Abstract: A system includes a first computer, a second computer, and an active computer system determining module. The first computer receives a second computer health signal from the second computer indicating a fault in the second computer and generates a first computer system health signal indicating a fault in the first and/or second computer. The active computer system determining module receives the first computer system health signal and generates a standby signal based on the first computer system health signal. The second computer receives the standby signal and disables one or more of its output ports based on the standby signal.Type: GrantFiled: June 15, 2017Date of Patent: April 14, 2020Assignee: SMART Embedded Computing, Inc.Inventors: Martin Peter John Cornes, Shlomo Pri-Tal
-
Patent number: 10621024Abstract: A system includes a central processing unit (CPU), a first input/output (I/O) module, and a second I/O module. The first I/O module includes a first module health controller operatively connected to the CPU. The second I/O module includes a second module health controller operatively connected to the first module health controller and the CPU. One of the first module health controller and the second module health controller is configured to assert a paired module health signal to the CPU indicating that the first I/O module and the second I/O module are health.Type: GrantFiled: September 11, 2017Date of Patent: April 14, 2020Assignee: SMART Embedded Computing, Inc.Inventors: Martin Peter John Cornes, Shlomo Pri-Tal
-
Publication number: 20190079823Abstract: A system includes a central processing unit (CPU), a first input/output (I/O) module, and a second I/O module. The first I/O module includes a first module health controller operatively connected to the CPU. The second I/O module includes a second module health controller operatively connected to the first module health controller and the CPU. One of the first module health controller and the second module health controller is configured to assert a paired module health signal to the CPU indicating that the first I/O module and the second I/O module are health.Type: ApplicationFiled: September 11, 2017Publication date: March 14, 2019Inventors: Martin Peter John CORNES, Shlomo PRI-TAL
-
Publication number: 20180365097Abstract: A system includes a first computer, a second computer, and an active computer system determining module. The first computer receives a second computer health signal from the second computer indicating a fault in the second computer and generates a first computer system health signal indicating a fault in the first and/or second computer. The active computer system determining module receives the first computer system health signal and generates a standby signal based on the first computer system health signal. The second computer receives the standby signal and disables one or more of its output ports based on the standby signal.Type: ApplicationFiled: June 15, 2017Publication date: December 20, 2018Inventors: Martin Peter John CORNES, Shlomo PRI-TAL
-
Patent number: 10120772Abstract: A module health system includes a module health circuit comprising a hardware register that is set to a first value in response to the system starting, an application register that is set to the first value in response to the system starting and a watchdog timer register that is set to the first value in response to the system starting. The system further includes a power on self-test that determines whether the system has passed a plurality of tests and that selectively sets the hardware register to a second value based on the determination, an external software application that determines whether a safety critical system is healthy and selectively sets the application register based on the determination, a watchdog timer application that selectively sets the watchdog timer register, a central processing unit that determines whether to de-assert a module health signal.Type: GrantFiled: July 17, 2017Date of Patent: November 6, 2018Assignee: Artesyn Embedded Computing, Inc.Inventors: Pasi Jukka Petteri Vaananen, Martin Peter John Cornes, Shlomo Pri-Tal
-
Publication number: 20170315896Abstract: A module health system includes a module health circuit comprising a hardware register that is set to a first value in response to the system starting, an application register that is set to the first value in response to the system starting and a watchdog timer register that is set to the first value in response to the system starting. The system further includes a power on self-test that determines whether the system has passed a plurality of tests and that selectively sets the hardware register to a second value based on the determination, an external software application that determines whether a safety critical system is healthy and selectively sets the application register based on the determination, a watchdog timer application that selectively sets the watchdog timer register, a central processing unit that determines whether to de-assert a module health signal.Type: ApplicationFiled: July 17, 2017Publication date: November 2, 2017Inventors: Pasi Jukka Petteri VAANANEN, Martin Peter John CORNES, Shlomo PRI-TAL
-
Patent number: 9747184Abstract: A module health system includes a module health circuit comprising a hardware register that is set to a first value in response to the system starting, an application register that is set to the first value in response to the system starting and a watchdog timer register that is set to the first value in response to the system starting. The system further includes a power on self-test that determines whether the system has passed a plurality of tests and that selectively sets the hardware register to a second value based on the determination, an external software application that determines whether a safety critical system is healthy and selectively sets the application register based on the determination, a watchdog timer application that selectively sets the watchdog timer register, a central processing unit that determines whether to de-assert a module health signal.Type: GrantFiled: March 19, 2014Date of Patent: August 29, 2017Assignee: Artesyn Embedded Computing, Inc.Inventors: Pasi Jukka Petteri Vaananen, Martin Peter John Cornes, Shlomo Pri-Tal
-
Publication number: 20150169424Abstract: A module health system includes a module health circuit comprising a hardware register that is set to a first value in response to the system starting, an application register that is set to the first value in response to the system starting and a watchdog timer register that is set to the first value in response to the system starting. The system further includes a power on self-test that determines whether the system has passed a plurality of tests and that selectively sets the hardware register to a second value based on the determination, an external software application that determines whether a safety critical system is healthy and selectively sets the application register based on the determination, a watchdog timer application that selectively sets the watchdog timer register, a central processing unit that determines whether to de-assert a module health signal.Type: ApplicationFiled: March 19, 2014Publication date: June 18, 2015Applicant: EMERSON NETWORK POWER - EMBEDDED COMPUTING, INC.Inventors: Pasi Jukka Petteri VAANANEN, Martin Peter John CORNES, Shlomo PRI-TAL
-
Patent number: 8316341Abstract: A system comprises an input and a hardware description language (HDL) module. The input receives design specifications for a custom circuit board. The design specifications are selected from predetermined design options for custom circuit boards. The hardware description language (HDL) module generates HDL corresponding to the design specifications and outputs the HDL to a circuit board producer.Type: GrantFiled: September 17, 2009Date of Patent: November 20, 2012Assignee: Emerson Network Power—Embedded Computing, Inc.Inventors: Douglas L. Sandy, Shlomo Pri-Tal
-
Publication number: 20110066992Abstract: A system comprises an input and a hardware description language (HDL) module. The input receives design specifications for a custom circuit board. The design specifications are selected from predetermined design options for custom circuit boards. The hardware description language (HDL) module generates HDL corresponding to the design specifications and outputs the HDL to a circuit board producer.Type: ApplicationFiled: September 17, 2009Publication date: March 17, 2011Applicant: EMERSON NETWORK POWER - EMBEDDED COMPUTING, INC.Inventors: Douglas L. Sandy, Shlomo Pri-Tal
-
Patent number: 4622669Abstract: A test module is provided for troubleshooting and diagnosing hardware failures in the interface logic to an asynchronous microprocessor bus at true operating speed until a fault occurs. If a fault is detected, the circuit will halt a microprocessor under test coupled to the asynchronous microprocessor bus and freeze the state of the bus signal lines. The microprocessor under test has bit pattern sets therein. A test microprocessor has test pattern sets stored in internal memory. Test pattern latches are coupled to the test microprocessor for sequentially latching the test pattern sets. Address bus latches and data bus latchs are coupled to the asynchronous bus for latching the state of the address lines as a pattern under test.Type: GrantFiled: March 4, 1985Date of Patent: November 11, 1986Assignee: Motorola, Inc.Inventor: Shlomo Pri-Tal