Patents by Inventor Sho Akai
Sho Akai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20220042188Abstract: An electrode catalyst in which a metal or a metal oxide is supported on an electrode support composed of a conductive substance is provided. It is preferable that the electrode support contain one or more metals which are selected from the group consisting of a transition metal and a typical metal in Groups 12 to 14 or a carbon material and the metal or the metal oxide contain one or more metals which are selected from the group consisting of a transition metal and a typical metal in Groups 12 to 14 or a metal oxide.Type: ApplicationFiled: August 26, 2021Publication date: February 10, 2022Inventors: MIHO YAMAUCHI, Takashi FUKUSHIMA, Sho AKAI
-
Patent number: 9038266Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a first conductive circuit formed on the first interlayer resin insulation layer, a second interlayer resin insulation layer formed on the first interlayer resin insulation layer and the first conductive circuit and having an opening portion exposing a portion of the first conductive circuit, a second conductive circuit formed on the second interlayer resin insulation layer, a via conductor formed in the opening portion of the second interlayer resin insulation layer and connecting the first conductive circuit and the second conductive circuit, and a coating layer having a metal layer and a coating film and formed between the first conductive circuit and the second interlayer resin insulation layer. The metal layer is formed on the surface of the first conductive circuit and the coating film is formed on the metal layer.Type: GrantFiled: December 8, 2011Date of Patent: May 26, 2015Assignee: IBIDEN CO., LTD.Inventors: Sho Akai, Tatsuya Imai, Iku Tokihisa
-
Patent number: 8683685Abstract: A multilayer printed wiring board includes a first interlaminar resin insulating layer, a first conductor circuit formed on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer formed on the first interlaminar resin insulating layer and the first conductor circuit, a second conductor circuit formed on the second interlaminar resin insulating layer. A via conductor can be formed in the opening portion. The opening portion of the second interlaminar resin insulating layer can expose a face of the first conductor circuit. The via conductor connects the first conductor circuit and the second conductor circuit. The via conductor includes an electroless plating film formed on inner wall face of the opening portion and includes an electrolytic plating film formed on the electroless plating film and on the exposed face of the first conductor circuit exposed by the opening portion.Type: GrantFiled: August 16, 2011Date of Patent: April 1, 2014Assignee: Ibiden Co., Ltd.Inventors: Toru Nakai, Sho Akai
-
Patent number: 8661665Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a pad formed on the first interlayer resin insulation layer, a solder resist layer formed on the first interlayer resin insulation layer and the pad, a protective film formed on a portion of the pad exposed by an opening of the solder resist layer, and a coating layer formed between the pad and the solder resist layer. The pad mounts an electronic component. The coating layer has a metal layer and a coating film. The metal layer is formed on the surface of the pad and the coating film is formed on the metal layer.Type: GrantFiled: December 9, 2011Date of Patent: March 4, 2014Assignee: Ibiden Co., Ltd.Inventors: Sho Akai, Tatsuya Imai, Iku Tokihisa
-
Patent number: 8633400Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a first conductive circuit formed on the first interlayer resin insulation layer, a second interlayer resin insulation layer formed on the first interlayer resin insulation layer and the first conductive circuit and having an opening portion exposing a portion of the first conductive circuit, a second conductive circuit formed on the second interlayer resin insulation layer, a via conductor formed in the opening portion of the second interlayer resin insulation layer and connecting the first conductive circuit and the second conductive circuit, and a coating layer having a metal layer and a coating film and formed between the first conductive circuit and the second interlayer resin insulation layer. The metal layer is formed on the surface of the first conductive circuit and the coating film is formed on the metal layer.Type: GrantFiled: September 28, 2009Date of Patent: January 21, 2014Assignee: Ibiden Co., Ltd.Inventors: Sho Akai, Tatsuya Imai, Iku Tokihisa
-
Patent number: 8499446Abstract: A method of manufacturing a multilayer printed wiring board includes forming a first interlaminar resin insulating layer, a first conductor circuit on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer, opening portions in the second interlaminar resin insulating layer to expose a face of the first conductor circuit, an electroless plating film on the second interlaminar resin insulating layer and the exposed face, and a plating resist on the electroless plating film. The method further includes substituting the electroless plating film with a thin film conductor layer, having a lower ion tendency than the electroless plating film, and a metal of the exposed face, forming an electroplating film including the metal on a portion of the electroless plating film and the thin film conductor layer, stripping the plating resist, and removing the electroless plating film exposed by the stripping.Type: GrantFiled: July 20, 2011Date of Patent: August 6, 2013Assignee: Ibiden Co., Ltd.Inventors: Toru Nakai, Sho Akai
-
Patent number: 8314340Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a pad formed on the first interlayer resin insulation layer, a solder resist layer formed on the first interlayer resin insulation layer and the pad, a protective film formed on a portion of the pad exposed by an opening of the solder resist layer, and a coating layer formed between the pad and the solder resist layer. The pad mounts an electronic component. The coating layer has a metal layer and a coating film. The metal layer is formed on the surface of the pad and the coating film is formed on the metal layer.Type: GrantFiled: September 28, 2009Date of Patent: November 20, 2012Assignee: Ibiden Co., Ltd.Inventors: Sho Akai, Tatsuya Imai, Iku Tokihisa
-
Patent number: 8314348Abstract: A multilayer printed wiring board includes a first interlaminar resin insulating layer, a first conductor circuit formed on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer formed on the first interlaminar resin insulating layer and the first conductor circuit, a second conductor circuit formed on the second interlaminar resin insulating layer. A via conductor can be formed in the opening portion. The opening portion of the second interlaminar resin insulating layer can expose a face of the first conductor circuit. The via conductor connects the first conductor circuit and the second conductor circuit. The via conductor includes an electroless plating film formed on inner wall face of the opening portion and includes an electrolytic plating film formed on the electroless plating film and on the exposed face of the first conductor circuit exposed by the opening portion.Type: GrantFiled: December 12, 2008Date of Patent: November 20, 2012Assignee: Ibiden Co., Ltd.Inventors: Toru Nakai, Sho Akai
-
Publication number: 20120082779Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a first conductive circuit formed on the first interlayer resin insulation layer, a second interlayer resin insulation layer formed on the first interlayer resin insulation layer and the first conductive circuit and having an opening portion exposing a portion of the first conductive circuit, a second conductive circuit formed on the second interlayer resin insulation layer, a via conductor formed in the opening portion of the second interlayer resin insulation layer and connecting the first conductive circuit and the second conductive circuit, and a coating layer having a metal layer and a coating film and formed between the first conductive circuit and the second interlayer resin insulation layer. The metal layer is formed on the surface of the first conductive circuit and the coating film is formed on the metal layer.Type: ApplicationFiled: December 8, 2011Publication date: April 5, 2012Applicant: IBIDEN CO., LTD.Inventors: Sho AKAI, Tatsuya Imai, Iku Tokihisa
-
Publication number: 20120080400Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a pad formed on the first interlayer resin insulation layer, a solder resist layer formed on the first interlayer resin insulation layer and the pad, a protective film formed on a portion of the pad exposed by an opening of the solder resist layer, and a coating layer formed between the pad and the solder resist layer. The pad mounts an electronic component. The coating layer has a metal layer and a coating film. The metal layer is formed on the surface of the pad and the coating film is formed on the metal layer.Type: ApplicationFiled: December 9, 2011Publication date: April 5, 2012Applicant: IBIDEN CO., LTD.Inventors: Sho AKAI, Tatsuya Imai, Iku Tokihisa
-
Publication number: 20110296682Abstract: A multilayer printed wiring board includes a first interlaminar resin insulating layer, a first conductor circuit formed on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer formed on the first interlaminar resin insulating layer and the first conductor circuit, a second conductor circuit formed on the second interlaminar resin insulating layer. A via conductor can be formed in the opening portion. The opening portion of the second interlaminar resin insulating layer can expose a face of the first conductor circuit. The via conductor connects the first conductor circuit and the second conductor circuit. The via conductor includes an electroless plating film formed on inner wall face of the opening portion and includes an electrolytic plating film formed on the electroless plating film and on the exposed face of the first conductor circuit exposed by the opening portion.Type: ApplicationFiled: August 16, 2011Publication date: December 8, 2011Applicant: IBIDEN CO., LTDInventors: Toru NAKAI, Sho Akai
-
Publication number: 20110272286Abstract: A method of manufacturing a multilayer printed wiring board includes forming a first interlaminar resin insulating layer, a first conductor circuit on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer, opening portions in the second interlaminar resin insulating layer to expose a face of the first conductor circuit, an electroless plating film on the second interlaminar resin insulating layer and the exposed face, and a plating resist on the electroless plating film. The method further includes substituting the electroless plating film with a thin film conductor layer, having a lower ion tendency than the electroless plating film, and a metal of the exposed face, forming an electroplating film including the metal on a portion of the electroless plating film and the thin film conductor layer, stripping the plating resist, and removing the electroless plating film exposed by the stripping.Type: ApplicationFiled: July 20, 2011Publication date: November 10, 2011Applicant: IBIDEN CO., LTD.Inventors: Toru NAKAI, Sho Akai
-
Patent number: 7823762Abstract: A solder ball is loaded on a bump having a small height (FIG. 5(B)) and the height of the bump is intensified by melting the solder ball by heating with laser (FIG. 5(C)). Thus, the heights of the bumps are adjusted within a requested allowable range. Because the bump is not removed by heating when the height of the low bump is intensified, the printed wiring board is not subjected to local heat history thereby intensifying reliability of the bump of a printed wiring board.Type: GrantFiled: September 28, 2006Date of Patent: November 2, 2010Assignee: IBIDEN Co., Ltd.Inventors: Yoichiro Kawamura, Katsuhiko Tanno, Masanori Iriyama, Sho Akai
-
Publication number: 20100126758Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a first conductive circuit formed on the first interlayer resin insulation layer, a second interlayer resin insulation layer formed on the first interlayer resin insulation layer and the first conductive circuit and having an opening portion exposing a portion of the first conductive circuit, a second conductive circuit formed on the second interlayer resin insulation layer, a via conductor formed in the opening portion of the second interlayer resin insulation layer and connecting the first conductive circuit and the second conductive circuit, and a coating layer having a metal layer and a coating film and formed between the first conductive circuit and the second interlayer resin insulation layer. The metal layer is formed on the surface of the first conductive circuit and the coating film is formed on the metal layer.Type: ApplicationFiled: September 28, 2009Publication date: May 27, 2010Applicant: IBIDEN, CO,. LTD.Inventors: Sho AKAI, Tatsuya Imai, Iku Tokihisa
-
Publication number: 20100122839Abstract: A multilayer printed wiring board including a first interlayer resin insulation layer, a pad formed on the first interlayer resin insulation layer, a solder resist layer formed on the first interlayer resin insulation layer and the pad, a protective film formed on a portion of the pad exposed by an opening of the solder resist layer, and a coating layer formed between the pad and the solder resist layer. The pad mounts an electronic component. The coating layer has a metal layer and a coating film. The metal layer is formed on the surface of the pad and the coating film is formed on the metal layer.Type: ApplicationFiled: September 28, 2009Publication date: May 20, 2010Applicant: IBIDEN, CO., LTD.Inventors: Sho AKAI, Tatsuya Imai, Iku Tokihisa
-
Publication number: 20090218125Abstract: A multilayer printed wiring board includes a first interlaminar resin insulating layer, a first conductor circuit formed on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer formed on the first interlaminar resin insulating layer and the first conductor circuit, a second conductor circuit formed on the second interlaminar resin insulating layer. A via conductor can be formed in the opening portion. The opening portion of the second interlaminar resin insulating layer can expose a face of the first conductor circuit. The via conductor connects the first conductor circuit and the second conductor circuit. The via conductor includes an electroless plating film formed on inner wall face of the opening portion and includes an electrolytic plating film formed on the electroless plating film and on the exposed face of the first conductor circuit exposed by the opening portion.Type: ApplicationFiled: December 12, 2008Publication date: September 3, 2009Applicant: IBIDEN CO., LTD.Inventors: Toru NAKAI, Sho Akai
-
Publication number: 20090218119Abstract: A method of manufacturing a multilayer printed wiring board includes forming a first interlaminar resin insulating layer, a first conductor circuit on the first interlaminar resin insulating layer, a second interlaminar resin insulating layer, opening portions in the second interlaminar resin insulating layer to expose a face of the first conductor circuit, an electroless plating film on the second interlaminar resin insulating layer and the exposed face, and a plating resist on the electroless plating film. The method further includes substituting the electroless plating film with a thin film conductor layer, having a lower ion tendency than the electroless plating film, and a metal of the exposed face, forming an electroplating film including the metal on a portion of the electroless plating film and the thin film conductor layer, stripping the plating resist, and removing the electroless plating film exposed by the stripping.Type: ApplicationFiled: December 3, 2008Publication date: September 3, 2009Applicant: IBIDEN CO., LTDInventors: Toru Nakai, Sho Akai
-
Publication number: 20080078810Abstract: A solder ball is loaded on a bump having a small height (FIG. 5(B)) and the height of the bump is intensified by melting the solder ball by heating with laser (FIG. 5(C)). Thus, the heights of the bumps are adjusted within a requested allowable range. Because the bump is not removed by heating when the height of the low bump is intensified, the printed wiring board is not subjected to local heat history thereby intensifying reliability of the bump of a printed wiring board.Type: ApplicationFiled: September 28, 2006Publication date: April 3, 2008Applicant: IBIDEN CO., LTD.Inventors: Yoichiro Kawamura, Katsuiko Tanno, Masanori Iriyama, Sho Akai