Patents by Inventor Shoji Marukawa

Shoji Marukawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6934099
    Abstract: A digital data reproducing apparatus includes, a read head for reading data from a recording medium, an analog-to-digital converter for converting the data read by the read head into digital data, a memory for storing the digital data converted by the analog-to-digital converter, a phase control circuit for controlling phase of the digital data, and off-track detector for detecting off-track of the read head from a track on the recording medium. In the apparatus, storing operation to the memory is controlled based on output signal from the off-track detector and output signal from the phase control circuit.
    Type: Grant
    Filed: February 25, 2003
    Date of Patent: August 23, 2005
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoshimasa Oda, Shoji Marukawa
  • Patent number: 6836511
    Abstract: A digital signal processing apparatus for reading out a signal from a recording medium of a digital recording apparatus of high-frequency cutoff type is provided which includes: a read head 2 for reading out the recorded signal from the recording medium 2; a low-pass filter 3 for removing high frequency noise from the output signal of the read head 2; an analog/digital converter 4 for converting the analog reproduced signal filtered by the low-pass filter 3 to a digital reproduced signal; an FIR filter 5 for filtering the digital reproduced signal with the use of an adaptive equalization coefficient so that the frequency response of the signal is equalized with the partial response which has a frequency characteristic suited for reading the reproduced signal; an adaptive equalization coefficient setting device 6 and a partial response temporal judgment device 7 for determining the adaptive equalization coefficient; and a Viterbi decoder 8 for decoding a partial response equalized data released from the FIR fi
    Type: Grant
    Filed: July 20, 2000
    Date of Patent: December 28, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Shoji Marukawa
  • Patent number: 6834035
    Abstract: A digital reproduction signal processor relating to the present invention is provided with an analog/digital converter 4 for sampling an analog reproduction signal at a period which is longer than a digital recording channel rate, to convert to a low rate digital reproduction signal having a period which is longer than a recording channel rate, a coefficient setting unit 6 for performing a digital filtering with keeping the low rate, to generate a digital equalization signal, and an interpolator 7 for interpolating a reproduction data of the digital recording channel rate, and a half-rate Viterbi decoder 8 for taking out data. According to the digital reproduction signal processor constructed as above, even when a digital read channel employing a PRML is employed, the analog/digital converter 4 or a digital circuit operated at a channel rate can be eliminated, thereby to provide a reproduction signal processor operating with low power consumption and of low cost.
    Type: Grant
    Filed: June 1, 2001
    Date of Patent: December 21, 2004
    Assignee: Matsushita Electric Industrial Co. Ltd.
    Inventors: Shoji Marukawa, Shinichiro Sato, Toshinori Okamoto, Yoshimasa Oda
  • Patent number: 6741533
    Abstract: A tracking error detecting apparatus converts photoelectric current obtained by a photo detector into voltage signals at current/voltage conversion circuits, and adds the voltage signals to generate two signal series at adders. The two signal series are digitalized at analog to digital converters, are subjected to interpolation processing at interpolation filters and have their zero cross points detected by zero cross point detector circuits respectively. A phase difference between the zero cross points of the two signal series is detected by a phase difference detector circuit, and the phase difference is subjected to band restriction by a low pass filter, thereby to obtain a tracking error signal. The tracking error detecting apparatus is capable of coping with speed doubling of an optical recording/reproducing apparatus and density enhancing of an optical recording medium with a small size and at low cost.
    Type: Grant
    Filed: August 6, 2001
    Date of Patent: May 25, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Takashige Hiratsuka, Shoji Marukawa, Toshinori Okamoto
  • Patent number: 6687841
    Abstract: A clock generation circuit of the present invention extracts a phase error signal of a digital signal obtained from a recording medium (1) by a phase comparator (4), filters the phase error signal by a loop filter (5).
    Type: Grant
    Filed: December 12, 2000
    Date of Patent: February 3, 2004
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventor: Shoji Marukawa
  • Publication number: 20030210487
    Abstract: A digital data reproducing apparatus includes, a read head for reading data from a recording medium, an analog-to-digital converter for converting the data read by the read head into digital data, a memory for storing the digital data converted by the analog-to-digital converter, a phase control circuit for controlling phase of the digital data, and off-track detector for detecting off-track of the read head from a track on the recording medium. In the apparatus, storing operation to the memory is controlled based on output signal from the off-track detector and output signal from the phase control circuit.
    Type: Application
    Filed: February 25, 2003
    Publication date: November 13, 2003
    Inventors: Yoshimasa Oda, Shoji Marukawa
  • Patent number: 6291962
    Abstract: When a playback signal of recorded data which is a DC free code has non-linearity, the playback signal is equalized by a waveform equalization unit, and sampled by an analog-to-digital converter. The sample data is binarized, and an offset amount is detected by utilizing the feature of the DC free code, and then the reference level of the analog-to-digital converter is controlled so that the output of a first integrator becomes 0. Thereafter, the output of a level shift circuit is input to a second integrator, and the level shift amount is controlled so that the output becomes 0. The converged value is retained. After this learning, by using the retained level shift amount, the reference level is controlled so that the output of the second integrator becomes 0, thereby performing speedy and accurate DC offset control.
    Type: Grant
    Filed: February 16, 2000
    Date of Patent: September 18, 2001
    Assignee: Matsushita Electric Industrial Co., Ltd.
    Inventors: Yoichi Ogura, Shoji Marukawa