Patents by Inventor Shougo Miike

Shougo Miike has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7759990
    Abstract: A clock switching circuit comprises PLL circuits into which external clocks CLKT, CLKB are respectively input, a multiplexer for selecting and outputting either an output PLB of one PLL circuit or an inverted signal of an output PLT of the other PLL circuit, and a clock control circuit for subjecting the multiplexer to switching control on the basis of a Lock determination signal that is asynchronous with CLKB and PLB. When the Lock determination signal is input into the clock control circuit, the clock control circuit switches the output of the multiplexer in synchronization with an offset clock PLQB that is offset from the phase of PLB by a predetermined value.
    Type: Grant
    Filed: May 10, 2007
    Date of Patent: July 20, 2010
    Assignee: NEC Electronics Corporation
    Inventor: Shougo Miike
  • Publication number: 20070273410
    Abstract: A clock switching circuit comprises PLL circuits into which external clocks CLKT, CLKB are respectively input, a multiplexer for selecting and outputting either an output PLB of one PLL circuit or an inverted signal of an output PLT of the other PLL circuit, and a clock control circuit for subjecting the multiplexer to switching control on the basis of a Lock determination signal that is asynchronous with CLKB and PLB. When the Lock determination signal is input into the clock control circuit, the clock control circuit switches the output of the multiplexer in synchronization with an offset clock PLQB that is offset from the phase of PLB by a predetermined value.
    Type: Application
    Filed: May 10, 2007
    Publication date: November 29, 2007
    Applicant: NEC ELECTRONICS CORPORATION
    Inventor: Shougo Miike